An Asymmetrical 19-Level Inverter with a Reduced Number of Switches and Capacitors

被引:2
|
作者
Sagvand, Farzad [1 ]
Siahbalaee, Jafar [1 ]
Koochaki, Amangaldi [1 ]
机构
[1] Islamic Azad Univ, Dept Elect Engn, Aliabad Katoul Branch, Aliabad Katoul 4941793451, Iran
关键词
multilevel inverter; asymmetrical converter; reduced device count; multi-carrier pulse width modulation; SELECTIVE HARMONIC ELIMINATION; MULTILEVEL INVERTER; MODULATION; TOPOLOGY;
D O I
10.3390/electronics12020338
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Multilevel inverters are able to provide loads with voltages of high power quality using several DC sources, capacitors, switches, and diodes in their structures. However, the usage of the higher number of semiconductor devices (switches and diodes) and capacitors causes an increase in losses and costs and decreases their efficiency. Thus, lowering the number of switches and capacitors is a challenging issue in designing a multilevel inverter. In this paper, an asymmetrical multilevel inverter is proposed that produces 19-level output voltages. The circuit is composed of nine switches, six diodes, two capacitors, and two isolated DC sources. In comparison with other topologies, the most important advantage of the introduced 19-level topology is the usage of a lower number of switches and capacitors, which leads to a decrease in the number of gate drivers and the total volume of the system. During the charging process, capacitors never connect to each other in series, i.e., they are self-balancing and do not require the extra circuits. The proposed topology offers a total harmonic distortion (THD) of 7.4% in the output voltage, which is less than 8%, complying with the IEEE standards. The performance of the topology is validated under various load conditioning through an experimental setup in the laboratory.
引用
收藏
页数:17
相关论文
共 50 条
  • [1] A novel voltage boosting switched-capacitor 19-level inverter with reduced component count
    Tayyab, Mohammad
    Sarwar, Adil
    Hussan, Md Reyaz
    Murshid, Shadab
    Tariq, Mohd
    Alamri, Basem
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2022, 50 (06) : 2128 - 2149
  • [2] Novel Asymmetrical Multilevel Inverter Topology with Reduced Number of Switches for Photovoltaic Applications
    Mudadla, Dhananjaya
    Sandeep, N.
    Rao, G. Rama
    2015 INTERNATIONAL CONFERENCE ON COMPUTATION OF POWER, ENERGY, INFORMATION AND COMMUNICATION (ICCPEIC), 2015, : 123 - 128
  • [3] A Hybrid Novel Cascaded Asymmetrical 21-level Inverter with Reduced Switches
    Das, Madan Kumar
    Chauhan, Sandeep Singh
    Buduma, Parusharamulu
    Jana, Kartick Chandra
    Ishara, Sukumar
    2020 3RD INTERNATIONAL CONFERENCE ON ENERGY, POWER AND ENVIRONMENT: TOWARDS CLEAN ENERGY TECHNOLOGIES (ICEPE 2020), 2021,
  • [4] A Novel Seven Level Inverter with Reduced Number Of Switches
    Varna, Megha S.
    Jose, Jenson
    PROCEEDINGS OF THE 2014 IEEE 2ND INTERNATIONAL CONFERENCE ON ELECTRICAL ENERGY SYSTEMS (ICEES), 2014, : 294 - 299
  • [5] A Novel Cascaded Asymmetrical Multilevel Inverter With Reduced Number of Switches
    Boora, Kamaldeep
    Kumar, Jagdish
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2019, 55 (06) : 7389 - 7399
  • [6] A NEW ROBUST CONTROL USING ADAPTIVE FUZZY SLIDING MODE CONTROL FOR A DFIG SUPPLIED BY A 19-LEVEL INVERTER WITH LESS NUMBER OF SWITCHES
    Benkahla, M.
    Taleb, R.
    Boudjema, Z.
    ELECTRICAL ENGINEERING & ELECTROMECHANICS, 2018, (04) : 11 - 19
  • [7] New Asymmetrical Modular Multilevel Inverter Topology With Reduced Number of Switches
    Kakar, Saifullah
    Ayob, Shahrin Bin Md.
    Iqbal, Atif
    Nordin, Norjulia Mohamad
    Bin Arif, M. Saad
    Gore, Sheetal
    IEEE ACCESS, 2021, 9 : 27627 - 27637
  • [8] Single Phase Symmetrical and Asymmetrical Design of Multilevel Inverter Topology with Reduced Number of Switches
    Siddique, Marif Daula
    Mustafa, Asif
    Sarwar, Adil
    Mekhilef, Saad
    Shah, Noraisyah Binti Mohamed
    Seyedamahmousian, Mehdi
    Stojcevski, Alex
    Horan, Ben
    Ogura, Koki
    2018 IEEMA ENGINEER INFINITE CONFERENCE (ETECHNXT), 2018,
  • [9] DESIGN OF NEW SYMMETRICAL NINE LEVEL INVERTER WITH REDUCED NUMBER OF SWITCHES
    Thiyagarajan, Venkatraman
    Somasundaram, Periasamy
    REVUE ROUMAINE DES SCIENCES TECHNIQUES-SERIE ELECTROTECHNIQUE ET ENERGETIQUE, 2018, 63 (02): : 196 - 201
  • [10] A higher levels multilevel inverter with reduced number of switches
    Harbi, I. A.
    Azazi, Haitham Z.
    Lashine, Azza E.
    Elsabbe, Awad E.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (08) : 1286 - 1299