Design of 8-bit low power SAR ADC in 45 nm for biomedical implants

被引:4
|
作者
Tyagi, Mohit [1 ,2 ]
Mittal, Poornima [1 ]
Kumar, Parvin [2 ]
机构
[1] Delhi Technol Univ, Dept Elect & Commun Engn, Delhi 110042, India
[2] KIET Grp Inst, Dept Elect & Commun Engn, Ghaziabad 201206, India
关键词
successive approximation register (SAR) - analog to digital converters (ADC); digital to analog converter (DAC); sample & hold circuitry (S&H); integral non-linearity (INL); differential non-linearity (DNL); DB SNDR; CONVERSION; SFDR;
D O I
10.1088/1402-4896/ad01f7
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
The utilisation of low power SAR (Successive Approximation Register) Analog-to-Digital Converters holds significant importance in the domain of bio-medical signal acquisition. The present study showcases the utilisation of an 8-bit CMOS SAR-ADC for integration into the analog front end of bio-signal acquisition. The focus of this technology pertains to the monitoring of implanted bio-signal devices, with a specific emphasis on ECG/EEG signals. A capacitive digital-to-analog converter (DAC) is suggested as a means to attain power consumption in the microwatt range. This approach enables comparisons to be made without any energy consumption, leading to a substantial enhancement in energy efficiency. Furthermore, a comprehensive theoretical examination of comparator offset voltages has been conducted to enhance the offset performance of the comparator operating at low supply voltage. The analysis indicates that optimization of the comparator is achieved solely through the adjustment of transistor sizes, without the implementation of any specific offset cancellation techniques. Simulations indicate that the optimization of the offset voltage to approximately 5 mV occurs when there is variation in the common-mode input voltage at a 1 V supply. The proposed Analog-to-Digital Converter (ADC) layout has been successfully executed utilizing the 45 nm Complementary Metal-Oxide-Semiconductor (CMOS) technology. The Analog-to-Digital Converter (ADC) attains a Spurious-Free Dynamic Range (SFDR) of 64.02 dB and consumes 1.9 mu W of power at a sampling rate of 1.1 MHz and a supply voltage of 1 V.
引用
收藏
页数:17
相关论文
共 50 条
  • [1] Modified Design of Integrated Ultra Low Power 8-Bit SAR ADC Architecture Proposed for Biomedical Engineering (Pacemaker)
    Jain, Jubin
    Maurya, Vijendra K.
    Laskar, Rabul Hussain
    Mathur, Rajeev
    PROCEEDINGS OF THE INTERNATIONAL CONGRESS ON INFORMATION AND COMMUNICATION TECHNOLOGY, ICICT 2015, VOL 2, 2016, 439 : 39 - 50
  • [2] Design of 8-bit SAR-ADC CMOS
    Hassan, Hur A.
    Halin, Izhal Abdul
    Bin Aris, Ishak
    Bin Hassan, Mohd Khair
    2009 IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT: SCORED 2009, PROCEEDINGS, 2009, : 272 - 275
  • [3] A low power 8-bit Asynchronous SAR ADC Design using Charge Scaling DAC
    Bekal, Anush
    Goswami, Manish
    Singh, B. R.
    Pal, D.
    2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 219 - 223
  • [4] 8-bit Low-Power, Low-Area SAR ADC for Biomedical Multichannel Integrated Recording System in CMOS 40nm
    Rosol, Magdalena
    Kmon, Piotr
    2022 29TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2022), 2022, : 63 - 67
  • [5] A Low-Power 8-bit SAR ADC for a QCIF Image Sensor
    Oezguen, Recep
    Lin, Joseph
    Tejada, Francisco
    Pouliquen, Philippe
    Andreou, Andreas G.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 841 - 844
  • [6] A Novel Low Power 8-bit Pipeline ADC
    Tang, Jie
    Hu, Rongbin
    Li, Ruzhang
    ELECTRONIC INFORMATION AND ELECTRICAL ENGINEERING, 2012, 19 : 356 - 359
  • [7] An 8-Bit Charge Redistribution SAR ADC
    Al-Naamani, Yahya Mohammed Ali
    Krishna, K. Lokesh
    Mohan, A. Krishna
    INTELLIGENT COMPUTING TECHNIQUES FOR SMART ENERGY SYSTEMS, 2020, 607 : 601 - 609
  • [8] An 8-bit 208 MS/s SAR ADC in 65 nm CMOS
    Zhangming Zhu
    Qiyu Wang
    Yu Xiao
    Xiaoli Song
    Yintang Yang
    Analog Integrated Circuits and Signal Processing, 2013, 76 : 129 - 137
  • [9] An 8-bit 208 MS/s SAR ADC in 65 nm CMOS
    Zhu, Zhangming
    Wang, Qiyu
    Xiao, Yu
    Song, Xiaoli
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 76 (01) : 129 - 137
  • [10] 8-Bit High Speed, Power Efficient SAR ADC Designed in 90 nm CMOS Technology
    Singh, Vijay Pratap
    Sharma, Gaurav Kumar
    Shukla, Aasheesh
    2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,