Disturbance Characteristics of 1T DRAM Arrays Consisting of Feedback Field-Effect Transistors

被引:8
作者
Jeon, Juhee [1 ]
Cho, Kyoungah [1 ]
Kim, Sangsig [1 ]
机构
[1] Korea Univ, Dept Elect Engn, 145 Anam Ro, Seoul 02841, South Korea
基金
新加坡国家研究基金会;
关键词
one-transistor dynamic random-access memory; memory array; silicon nanowire; feedback field-effect transistor; positive feedback mechanism; MEMORY CHARACTERISTICS; RELIABILITY;
D O I
10.3390/mi14061138
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
Challenges in scaling dynamic random-access memory (DRAM) have become a crucial problem for implementing high-density and high-performance memory devices. Feedback field-effect transistors (FBFETs) have great potential to overcome the scaling challenges because of their one-transistor (1T) memory behaviors with a capacitorless structure. Although FBFETs have been studied as 1T memory devices, the reliability in an array must be evaluated. Cell reliability is closely related to device malfunction. Hence, in this study, we propose a 1T DRAM consisting of an FBFET with a p(+)-n-p-n(+) silicon nanowire and investigate the memory operation and disturbance in a 3 x 3 array structure through mixed-mode simulations. The 1T DRAM exhibits a write speed of 2.5 ns, a sense margin of 90 & mu;A/& mu;m, and a retention time of approximately 1 s. Moreover, the energy consumption is 5.0 x 10(-15) J/bit for the write '1' operation and 0 J/bit for the hold operation. Furthermore, the 1T DRAM shows nondestructive read characteristics, reliable 3 x 3 array operation without any write disturbance, and feasibility in a massive array with an access time of a few nanoseconds.
引用
收藏
页数:10
相关论文
共 40 条
[1]  
[Anonymous], 2018, Sentaurus device user guide
[2]   Performance Improvement of 1T DRAM by Raised Source and Drain Engineering [J].
Ansari, Md Hasan Raza ;
Cho, Seongjae .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (04) :1577-1584
[3]   Double-Gate Junctionless 1T DRAM With Physical Barriers for Retention Improvement [J].
Ansari, Md. Hasan Raza ;
Navlakha, Nupur ;
Lee, Jae Yoon ;
Cho, Seongjae .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (04) :1471-1479
[4]   Endurance of One Transistor Floating Body RAM on UTBOX SOI [J].
Aoulaiche, Marc ;
Bravaix, Alain ;
Simoen, Eddy ;
Caillat, Christian ;
Cho, Moonju ;
Witters, Liesbeth ;
Blomme, Pieter ;
Fazan, Pierre ;
Groeseneken, Guido ;
Jurczak, Malgorzata .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (03) :801-805
[5]  
Bangsaruntip S, 2013, 2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM)
[6]   1T Capacitor-Less DRAM Cell Based on Asymmetric Tunnel FET Design [J].
Biswas, Arnab ;
Ionescu, Adrian M. .
IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2015, 3 (03) :223-228
[7]   Capacitorless 1T DRAM sensing scheme with automatic reference generation [J].
Blagojevic, Marija ;
Kayal, Maher ;
Pastre, Marc ;
Harik, Louis ;
Declercq, Michel J. ;
Okhonin, Serguei ;
Fazan, Pierre C. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (06) :1463-1470
[8]   Edge Computing: A Survey On the Hardware Requirements in the Internet of Things World [J].
Capra, Maurizio ;
Peloso, Riccardo ;
Masera, Guido ;
Roch, Massimo Ruo ;
Martina, Maurizio .
FUTURE INTERNET, 2019, 11 (04)
[9]   Floating Body DRAM with Body Raised and Source/Drain Separation [J].
Giusi, Gino .
ELECTRONICS, 2021, 10 (06) :1-12
[10]   Study on memory characteristics of fin-shaped feedback field effect transistor [J].
Han, Shinick ;
Kim, Younghyun ;
Son, Donghee ;
Baac, Hyoung Won ;
Won, Sang Min ;
Shin, Changhwan .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2022, 37 (06)