Design and implementation of a high-speed reconfigurable cipher chip

被引:0
|
作者
Gao Nana
机构
关键词
reconfigurable cipher chip; DES; AES;
D O I
暂无
中图分类号
TN492 [专用集成电路];
学科分类号
080903 ; 1401 ;
摘要
A reconfigurable cipher chip for accelerating DES is described, 3DES and AES computations that demand high performance and flexibility to accommodate large numbers of secure connections with heterogeneous clients. To obtain high throughput, we analyze the feasibility of high-speed reconfigurable design and find the key parameters affecting throughput. Then, the corresponding design, which includes the reconfiguration analysis of algorithms, the design of reconfigurable processing units and a new reconfigurable architecture based on pipeline and parallel structure, are proposed. The implementation results show that the operating frequency is 110 MHz and the throughput rate is 7 Gbps for DES, 2.3 Gbps for 3 DES and 1.4 Gbps for AES. Compared with the similar existing implementations, our design can achieve a higher performance.
引用
收藏
页码:712 / 716
页数:5
相关论文
共 50 条
  • [1] Design and implementation of a high-speed reconfigurable cipher chip
    Gao, Nana
    Li, Zhancai
    Wang, Qin
    Journal of Systems Engineering and Electronics, 2006, 17 (04) : 712 - 716
  • [2] Design and implementation of a high-speed reconfigurable
    Li, Wei
    Dai, Zi-Bin
    Meng, Tao
    Ren, Qiao
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 177 - 180
  • [3] High-speed implementation of ubiquitous stream cipher
    Lee, H
    Kim, H
    System Simulation and Scientific Computing, Vols 1 and 2, Proceedings, 2005, : 1624 - 1631
  • [4] Design and implementation of a high-speed reconfigurable modular arithmetic unit
    Li, Wei
    Dai, Zibin
    Chen, Tao
    Meng, Tao
    Yang, Xuan
    ADVANCED PARALLEL PROCESSING TECHNOLOGIES, PROCEEDINGS, 2007, 4847 : 50 - 59
  • [5] HIGH-SPEED CHIP DESIGN
    MCGUFFIN, R
    MURPHY, B
    HINGARH, H
    COMPUTER GRAPHICS WORLD, 1987, 10 (10) : 89 - 90
  • [6] Design Space Exploration for High-Speed Implementation of the MISTY1 Block Cipher
    Hasan, Raza
    Khizar, Yasir
    Mahmood, Salman
    Sheikh, Muhammad Kashif
    MATHEMATICAL PROBLEMS IN ENGINEERING, 2021, 2021
  • [7] The Design and Implementation of a High-speed Parallel AES Crypto-chip
    Yang, Jun
    Zhang, Weiping
    Shu, Pingping
    Wang, Xiaojun
    Zhao, Ga
    Yang, Hengfen
    AUTOMATION EQUIPMENT AND SYSTEMS, PTS 1-4, 2012, 468-471 : 1721 - +
  • [8] Research and Implementation of High-speed Reconfigurable Grain algorithm
    Li Wei
    Dai Zibin
    Chen Tao
    Nan Longmei
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 2216 - 2219
  • [9] High-speed stream cipher
    Ooi, HS
    18TH INTERNATIONAL CONFERENCE ON ADVANCED INFORMATION NETWORKING AND APPLICATIONS, VOL 2 (REGULAR PAPERS), PROCEEDINGS, 2004, : 39 - 42
  • [10] Design and Implementation of High Speed Reconfigurable NoC Router
    Chatrath, Amardeep Kaur
    Gupta, Ashutosh
    Pandey, Sujata
    2016 INTERNATIONAL CONFERENCE ON INVENTIVE COMPUTATION TECHNOLOGIES (ICICT), VOL 3, 2015, : 580 - 584