A high speed low power low offset dynamic comparator used in SHA-less pipelined ADC

被引:0
|
作者
刘术彬 [1 ]
朱樟明 [1 ]
杨银堂 [1 ]
刘帘曦 [1 ]
机构
[1] School of Microelectronics, Xidian University
基金
中国国家自然科学基金;
关键词
SHA-less ADC; dynamic comparator; high speed; low offset; low power; transmission gate;
D O I
暂无
中图分类号
TN792 [];
学科分类号
080902 ;
摘要
A novel fully differential high speed high resolution low offset CMOS dynamic comparator has been implemented in the SMIC 0.18μm process used for a sample-and-hold amplifier(SHA)-less pipelined analogto-digital converters(ADC). Based on the analysis and optimization between delay time and offset, an enhanced reset architecture with transmission gate was introduced to speed up the comparison and reset procedure. Four inputs with two cross coupled differential pairs, reconstituted bias circuit for tail current transistor and common centroid layouts make the comparator more robust against mismatch and process variations. The simulation results demonstrate that the proposed design achieves 1mV sensitivity at 2.2GHz sampling rate with a power consumption of 510 W, while the mean offset voltage is equal to 10.244 mV.
引用
收藏
页码:114 / 121
页数:8
相关论文
共 50 条
  • [1] A high speed low power low offset dynamic comparator used in SHA-less pipelined ADC
    刘术彬
    朱樟明
    杨银堂
    刘帘曦
    Journal of Semiconductors, 2014, 35 (05) : 114 - 121
  • [2] A high speed low power low offset dynamic comparator used in SHA-less pipelined ADC
    Liu Shubin
    Zhu Zhangming
    Yang Yintang
    Liu Lianxi
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (05)
  • [3] A HIGH SPEED LOW POWER LATCHED COMPARATOR FOR SHA-LESS PIPELINED ADC
    Zhao, Lei
    Yang, Yintang
    Zhu, Zhangming
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (03)
  • [4] A Low Power SHA-less Pipelined ADC used in DVB-S2
    Zhang, Zhang
    Zeng, Xiaoyang
    Li, Jian
    Xie, Lei
    Guo, Yawei
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1905 - +
  • [5] A improved frontend for high-speed SHA-less Pipelined ADC
    Xu, Lili
    Zhao, Chenchen
    Li, Fule
    Zhang, Chun
    Wang, Zhihua
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,
  • [6] A LOW OFFSET COMPARATOR FOR HIGH SPEED LOW POWER ADC
    Zhu, Zhangming
    Wang, Weitie
    Guan, Yuheng
    Liu, Shubin
    Xiao, Yu
    Liu, Lianxi
    Yang, Yintang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2013, 22 (07)
  • [7] A SHA-less 14-bit, 100-MS/s pipelined ADC with comparator offset cancellation in background
    王晓飞
    张鸿
    张杰
    杜鑫
    郝跃
    Journal of Semiconductors, 2016, 37 (03) : 85 - 91
  • [8] A SHA-less 14-bit, 100-MS/s pipelined ADC with comparator offset cancellation in background
    Wang Xiaofei
    Zhang Hong
    Zhang Jie
    Du Xin
    Hao Yue
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (03)
  • [9] SHA-less architecture with enhanced accuracy for pipelined ADC
    赵磊
    杨银堂
    朱樟明
    刘帘羲
    半导体学报, 2012, 33 (02) : 117 - 121
  • [10] A SHA-less 14-bit, 100-MS/s pipelined ADC with comparator offset cancellation in background
    王晓飞
    张鸿
    张杰
    杜鑫
    郝跃
    Journal of Semiconductors, 2016, (03) : 85 - 91