A low power time-interleaved 10-bit 250-MSPS charge domain pipelined ADC for IF sampling

被引:0
|
作者
陈珍海 [1 ,2 ]
钱宏文 [2 ]
黄嵩人 [1 ,2 ]
张鸿 [3 ]
于宗光 [1 ,2 ]
机构
[1] Wide Bandgap Semiconductor Technology Disciplines State Key Laboratory,School of Microelectronics,Xidian University
[2] China Electronic Technology Group Corporation,No.58 Research Institute
[3] School of Electronics and Information Engineering,Xi'an Jiaotong University
基金
美国国家科学基金会;
关键词
time-interleaved; pipelined analog-to-digital converter; charge domain; low power; bootstrapped sampling switch; delay locked loop;
D O I
暂无
中图分类号
TN792 [];
学科分类号
摘要
A 10-bit 250-MSPS two-channel time-interleaved charge-domain(CD) pipelined analog-to-digital converter (ADC) is presented.MOS bucket-brigade device(BBD) based CD pipelined architecture is used to achieve low power consumption.An all digital low power DLL is used to alleviate the timing mismatches and to reduce the aperture jitter.A new bootstrapped MOS switch is designed in the sample and hold circuit to enhance the IF sampling capability.The ADC achieves a spurious free dynamic range(SFDR) of 67.1 dB,signal-to-noise ratio (SNDR) of 55.1 dB for a 10.1 MHz input,and SFDR of 61.6 dB,SNDR of 52.6 dB for a 355 MHz input at full sampling rate.Differential nonlinearity(DNL) is +0.5/-0.4 LSB and integral nonlineariry(INL) is +0.8/-0.75 LSB.Fabricated in a 0.18-μm 1P6M CMOS process,the prototype 10-bit pipelined ADC occupies 1.8×1.3 mm2 of active die area,and consumes only 68 mW at 1.8 V supply.
引用
收藏
页码:118 / 125
页数:8
相关论文
共 50 条
  • [41] 13-bit 205 MS/s Time-Interleaved Pipelined ADC with Digital Background Calibration
    Mohsen, Mohamed
    Dessouky, Mohamed
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1727 - 1730
  • [42] A low power 6-bit A/D converter achieving 10-bit resolution for MEMS sensor interface using time-interleaved delta modulation
    De, K
    Kal, S
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 75 - 80
  • [43] A 10-Bit 600-MS/s Time-Interleaved SAR ADC With Interpolation-Based Timing Skew Calibration
    Li, Dengquan
    Zhu, Zhangming
    Ding, Ruixue
    Liu, Maliang
    Yang, Yintang
    Sun, Nan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (01) : 16 - 20
  • [44] A low voltage-power 13-bit 16 MSPS CMOS pipelined ADC
    Liu, MH
    Huang, KC
    Ou, WY
    Su, TY
    Liu, SI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (05) : 834 - 836
  • [45] Low-power 10-bit 100MS/s pipelined ADC in digital CMOS technology
    Singh, Anil
    Rawat, Veena
    Agarwal, Alpana
    IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (06) : 589 - 596
  • [46] A CMOS 10-bit low-power pipelined A/D converter
    Dai, GD
    Liu, F
    Zhuang, YQ
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1563 - 1566
  • [47] A 300MHz 10b Time-Interleaved Pipelined-SAR ADC
    Sun, Lu
    Lu, Yuxiao
    Mo, Tingting
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [48] A Reconfigurable 8-to-10-bit 20-to-5-GS/s time-interleaved time-domain ADC
    Wei, Jiangbo
    Zhang, Chenghao
    Wang, Xinyu
    Chang, Yuan
    Liu, Maliang
    MICROELECTRONICS JOURNAL, 2023, 138
  • [49] A Low Power Consumption, High Speed Op-amp for a 10-bit 100MSPS Parallel Pipeline ADC
    Liang, Shang-Quan
    Yin, Yong-Sheng
    Deng, Hong-Hui
    Song, Yu-Kun
    Gao, Ming-Lun
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 818 - 821
  • [50] A LOW-VOLTAGE LOW-POWER 10-BIT 200 MS/S PIPELINED ADC IN 90 NM CMOS
    Abdinia, Sahel
    Yavari, Mohammad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2010, 19 (02) : 393 - 405