A low power time-interleaved 10-bit 250-MSPS charge domain pipelined ADC for IF sampling

被引:0
|
作者
陈珍海 [1 ,2 ]
钱宏文 [2 ]
黄嵩人 [1 ,2 ]
张鸿 [3 ]
于宗光 [1 ,2 ]
机构
[1] Wide Bandgap Semiconductor Technology Disciplines State Key Laboratory,School of Microelectronics,Xidian University
[2] China Electronic Technology Group Corporation,No.58 Research Institute
[3] School of Electronics and Information Engineering,Xi'an Jiaotong University
基金
美国国家科学基金会;
关键词
time-interleaved; pipelined analog-to-digital converter; charge domain; low power; bootstrapped sampling switch; delay locked loop;
D O I
暂无
中图分类号
TN792 [];
学科分类号
摘要
A 10-bit 250-MSPS two-channel time-interleaved charge-domain(CD) pipelined analog-to-digital converter (ADC) is presented.MOS bucket-brigade device(BBD) based CD pipelined architecture is used to achieve low power consumption.An all digital low power DLL is used to alleviate the timing mismatches and to reduce the aperture jitter.A new bootstrapped MOS switch is designed in the sample and hold circuit to enhance the IF sampling capability.The ADC achieves a spurious free dynamic range(SFDR) of 67.1 dB,signal-to-noise ratio (SNDR) of 55.1 dB for a 10.1 MHz input,and SFDR of 61.6 dB,SNDR of 52.6 dB for a 355 MHz input at full sampling rate.Differential nonlinearity(DNL) is +0.5/-0.4 LSB and integral nonlineariry(INL) is +0.8/-0.75 LSB.Fabricated in a 0.18-μm 1P6M CMOS process,the prototype 10-bit pipelined ADC occupies 1.8×1.3 mm2 of active die area,and consumes only 68 mW at 1.8 V supply.
引用
收藏
页码:118 / 125
页数:8
相关论文
共 50 条
  • [31] A Novel Architecture for 10-bit 40MSPS Low Power Pipelined ADC Using a Simultaneous Capacitor and Op-amp Sharing Technique
    D.S.Shylu Sam
    D. Jackuline Moni
    P. Sam Paul
    D. Nirmal
    Silicon, 2022, 14 : 4839 - 4847
  • [32] A Novel Architecture for 10-bit 40MSPS Low Power Pipelined ADC Using a Simultaneous Capacitor and Op-amp Sharing Technique
    Sam, D. S. Shylu
    Moni, D. Jackuline
    Paul, P. Sam
    Nirmal, D.
    SILICON, 2022, 14 (09) : 4839 - 4847
  • [33] A high bandwidth power scalable sub-sampling 10-bit pipelined ADC with embedded sample and hold
    Ahmed, Imran
    Johns, David A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (07) : 1638 - 1647
  • [34] A 10-Bit 400 MS/s Dual-Channel Time-Interleaved SAR ADC Based on Comparator Multiplexing
    Wang, Cheng
    Yang, Zhanpeng
    Xing, Xinpeng
    Duan, Quanzhen
    Zheng, Xinfa
    Gielen, Georges
    ELECTRONICS, 2023, 12 (19)
  • [35] A high bandwidth power scaleable sub-sampling 10-bit pipelined ADC with embedded sample and hold
    Ahmed, Imran
    Johns, David A.
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 159 - 162
  • [36] A systematic design approach for low-power 10-bit 100 MS/s pipelined ADC
    Meganathan, D.
    Sukumaran, Amrith
    Babu, M. M. Dinesh
    Moorthi, S.
    Deepalakshmi, R.
    MICROELECTRONICS JOURNAL, 2009, 40 (10) : 1417 - 1435
  • [37] A reconfigurable 1GSps to 250MSps, 7-bit to 9-bit highly time-interleaved counter ADC in 0.13μm CMOS
    School of Engineering and Electronics, Edinburgh University, EH9 3JL, United Kingdom
    不详
    IEEE Symp VLSI Circuits Dig Tech Pap, 2011, (268-269):
  • [38] A low-power 10-bit 250-KSPS cyclic ADC with offset and mismatch correction
    Zhao Hongliang
    Zhao Yiqiang
    Geng Junfeng
    Li Peng
    Zhang Zhisheng
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (02)
  • [39] A low-power 10-bit 250-KSPS cyclic ADC with offset and mismatch correction
    赵宏亮
    赵毅强
    耿俊峰
    李鹏
    张之圣
    半导体学报, 2011, 32 (02) : 114 - 119
  • [40] An ultra-low power 10-bit, 50 MSps SAR ADC for multi-channel readout ASICs
    Firlej, Miroslaw
    Fiutowski, Tomasz
    Idzik, Marek
    Kulis, Szymon
    Moron, Jakub
    Swientek, Krzysztof
    JOURNAL OF INSTRUMENTATION, 2023, 18 (11)