A low power time-interleaved 10-bit 250-MSPS charge domain pipelined ADC for IF sampling

被引:0
|
作者
陈珍海 [1 ,2 ]
钱宏文 [2 ]
黄嵩人 [1 ,2 ]
张鸿 [3 ]
于宗光 [1 ,2 ]
机构
[1] Wide Bandgap Semiconductor Technology Disciplines State Key Laboratory,School of Microelectronics,Xidian University
[2] China Electronic Technology Group Corporation,No.58 Research Institute
[3] School of Electronics and Information Engineering,Xi'an Jiaotong University
基金
美国国家科学基金会;
关键词
time-interleaved; pipelined analog-to-digital converter; charge domain; low power; bootstrapped sampling switch; delay locked loop;
D O I
暂无
中图分类号
TN792 [];
学科分类号
摘要
A 10-bit 250-MSPS two-channel time-interleaved charge-domain(CD) pipelined analog-to-digital converter (ADC) is presented.MOS bucket-brigade device(BBD) based CD pipelined architecture is used to achieve low power consumption.An all digital low power DLL is used to alleviate the timing mismatches and to reduce the aperture jitter.A new bootstrapped MOS switch is designed in the sample and hold circuit to enhance the IF sampling capability.The ADC achieves a spurious free dynamic range(SFDR) of 67.1 dB,signal-to-noise ratio (SNDR) of 55.1 dB for a 10.1 MHz input,and SFDR of 61.6 dB,SNDR of 52.6 dB for a 355 MHz input at full sampling rate.Differential nonlinearity(DNL) is +0.5/-0.4 LSB and integral nonlineariry(INL) is +0.8/-0.75 LSB.Fabricated in a 0.18-μm 1P6M CMOS process,the prototype 10-bit pipelined ADC occupies 1.8×1.3 mm2 of active die area,and consumes only 68 mW at 1.8 V supply.
引用
收藏
页码:118 / 125
页数:8
相关论文
共 50 条
  • [1] A low power time-interleaved 10-bit 250-MSPS charge domain pipelined ADC for IF sampling
    Chen Zhenhai
    Qian Hongwen
    Huang Songren
    Zhang Hong
    Yu Zongguang
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (06)
  • [2] A low power time-interleaved 10-bit 250-MSPS charge domain pipelined ADC for IF sampling
    陈珍海
    钱宏文
    黄嵩人
    张鸿
    于宗光
    Journal of Semiconductors, 2013, 34 (06) : 118 - 125
  • [3] A 10-bit 100-Msps low power time-interleaved ADC using OTA sharing
    许莱
    殷秀梅
    杨华中
    半导体学报, 2010, 31 (09) : 123 - 128
  • [4] A 10-bit 100-Msps low power time-interleaved ADC using OTA sharing
    Xu Lai
    Yin Xiumei
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (09)
  • [5] Low Power 8-bit 200MSPS Time-Interleaved Pipelined ADC
    Song Jinghui
    Wang Zongmin
    Zhang Zhuo
    Zhou Liang
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2011, VOL II, 2011, : 766 - 771
  • [6] A design of 10-bit, 10 MS/s Pipelined ADC with Time-interleaved SAR
    Jang, ByeongGi
    Hayder, Abbas Syed
    Do, SungHan
    Cho, SungHun
    Lee, DongSoo
    Pu, YoungGun
    Hwang, Keum Cheol
    Yang, Youngoo
    Lee, Kang-Yoon
    MICROELECTRONICS JOURNAL, 2017, 62 : 79 - 84
  • [7] A 10-bit 250 MSPS charge-domain pipelined ADC with replica controlled PVT insensitive BCT circuit
    黄嵩人
    张鸿
    陈珍海
    朱泷
    于宗光
    钱宏文
    郝跃
    Journal of Semiconductors, 2015, (05) : 167 - 173
  • [8] A 10-bit 250 MSPS charge-domain pipelined ADC with replica controlled PVT insensitive BCT circuit
    Huang Songren
    Zhang Hong
    Chen Zhenhai
    Zhu Shuang
    Yu Zongguang
    Qian Hongwen
    Hao Yue
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (05)
  • [9] A 10-bit 250 MSPS charge-domain pipelined ADC with replica controlled PVT insensitive BCT circuit
    黄嵩人
    张鸿
    陈珍海
    朱泷
    于宗光
    钱宏文
    郝跃
    Journal of Semiconductors, 2015, 36 (05) : 167 - 173
  • [10] A 10-bit 50-MSPS pipelined CMOS ADC
    Hashim, Mohamad-Faizal
    Yusoff, Yuzman
    Ahmad, Mohd. Rais
    2006 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2006, : 459 - +