A Novel Design of Efficient Multi-channel UART Controller Based on FPGA

被引:0
作者
HU Zhe ZHANG Jun LUO Xiling Department of Electronic Information Engineering Beijing University of Aeronautics and Astronautics Beijing China [100083 ]
机构
关键词
serial communication; UART; multi-channel; FPGA;
D O I
暂无
中图分类号
TM571 [控制器]; TN791 [];
学科分类号
0811 ; 081101 ; 080902 ;
摘要
In traditional universal asynchronous receiver transmitter (UART) controller, the data transmission is inefficient and the data bus utilization ratio is low. A novel design is provided to solve these problems. The architecture of the system is introduced, the flow charts of data processing as well as the implementation state machine are also presented in detail. This paper is concluded by comparing the performance of this design, which is realized on field programmable gate array (FPGA) using Verilog hardware description language (HDL), with other traditional UART controllers.
引用
收藏
页码:66 / 74
页数:9
相关论文
共 8 条
[1]  
Study on multitask management unit MTU of embedded micro processor NCS. Li S G,Gao D Y,Nie P Q. Acta Aeronautica et Actronautica Sinica . 2000
[2]  
ST68C554 hand sheet. EXAR Corporation. . 1994
[3]   FREESCALE SEMICONDUCTOR INC [P]. 
LIU LIANJUN ;
MILLER MELVY F .
:WO2008014029A3 ,2008-11-27
[4]  
An on-line testable UART implemented using IFIS. Yeandel J,,Thulborn D,Jones S. 15th IEEE VLSI Test et Astronautica Symposium . 1997
[5]  
Time-triggered communication with UARTs. Elmenreich W,,Delvai M. 4th IEEE International Workshop on Factory Communi- cation Systems . 2002
[6]  
Design of EM FPU in embed- ded microprocessor. Liu L,Gao D Y,Zhang S B, et al. Acta Aeronatutica et Astronautica Sinica . 2001
[7]  
Revision and verification of an enhanced UART. Gallo R,,Delvai M,Elmenreich W, et al. IEEE International Workshop on Factory Communication Systems . 2004
[8]  
Intelligent UART module for real-time applications. Delvai M,,Eisenmann U,Elmenreich W. First Workshop on Intelligent Solutions in Embedded Systems . 2002