Characterization of positive bias temperature instability of NMOSFET with high-k/metal gate last process

被引:0
|
作者
任尚清 [1 ]
杨红 [1 ]
唐波 [1 ]
徐昊 [1 ]
罗维春 [1 ]
唐兆云 [1 ]
徐烨锋 [1 ]
许静 [1 ]
王大海 [1 ]
李俊峰 [1 ]
闫江 [1 ]
赵超 [1 ]
陈大鹏 [1 ]
叶甜春 [1 ]
王文武 [1 ]
机构
[1] Key Laboratory of Microelectronics Devices and Integrated Technology, Institute of Microelectronics,Chinese Academy of Sciences
基金
中国国家自然科学基金;
关键词
positive bias temperature instability(PBTI); high-k; metal gate;
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
0805 ; 080501 ; 080502 ; 080903 ;
摘要
Positive bias temperature instability(PBTI) characteristics and degradation mechanisms of NMOSFET with high-k/metal gate last process have been systematically investigated. The time evolution of threshold voltage shift during PBTI stress still follows a power law. However, the exponent n decreases from 0.26 to 0.16 linearly as the gate stress voltage increases from 0.6 to 1.2 V. There is no interface state generation during stress because of the negligible sub-threshold swing change. Moreover, the activation energy is 0.1 e V, which implies that electrons directly tunnel into high-k bulk and are trapped by pre-existing traps resulting into PBTI degradation. During recovery the threshold voltage shift is linear in lgt, and a mathematical model is proposed to express threshold voltage shift.
引用
收藏
页码:90 / 93
页数:4
相关论文
共 50 条
  • [41] Reliability Characterizations of Display Driver IC on High-k / Metal-Gate technology
    Kim, Donghoon
    Kim, Jungdong
    Bae, Kidan
    Kim, Hyejin
    Hwang, Lira
    Shin, Sangchul
    Park, Hyung-Nyung
    Ku, In-Taek
    Park, Jongwoo
    Pae, Sangwoo
    Lee, Haebum
    2016 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2016,
  • [42] Characterization of metal/high-k structures using monoenergetic positron beams
    Uedono, Akira
    Naito, Tatsuya
    Otsuka, Takashi
    Ito, Kenichi
    Shiraishi, Kenji
    Yamabe, Kikuo
    Miyazaki, Seiichi
    Watanabe, Heiji
    Umezawa, Naoto
    Chikyow, Toyohiro
    Ohdaira, Toshiyuki
    Suzuki, Ryoichi
    Akasaka, Yasushi
    Kamiyama, Satoshi
    Nara, Yasuo
    Yamada, Keisaku
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2007, 46 (5B): : 3214 - 3218
  • [43] Frequency Dependence of NBTI in High-k/Metal-gate Technology
    Hsieh, M. -H.
    Maji, D.
    Huang, Y. -C.
    Yew, T. -Y.
    Wang, W.
    Lee, Y. -H.
    Shih, J. R.
    Wu, K.
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [44] Improvement of metal gate/high-k dielectric CMOSFETs characteristics by neutral beam etching of metal gate
    Min, K. S.
    Park, C.
    Kang, C. Y.
    Park, C. S.
    Park, B. J.
    Kim, Y. W.
    Lee, B. H.
    Lee, Jack C.
    Bersuker, G.
    Kirsch, P.
    Jammy, R.
    Yeom, G. Y.
    SOLID-STATE ELECTRONICS, 2013, 86 : 75 - 78
  • [45] Mechanisms of temperature dependence of threshold voltage in high-k/metal gate transistors with different TiN thicknesses
    Nishida, Yukio
    Yokoyama, Shin
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (04) : 629 - 647
  • [46] Electrical characterization of thulium silicate interfacial layers for integration in high-k/metal gate CMOS technology
    Litta, Eugenio Dentoni
    Hellstrom, Per-Erik
    Henkel, Christoph
    Ostling, Mikael
    SOLID-STATE ELECTRONICS, 2014, 98 : 20 - 25
  • [47] Analysis of injection current with electron temperature for high-K gate stacks
    Ohkura, Y
    Takashino, H
    Wakahara, S
    Nishi, K
    IEICE TRANSACTIONS ON ELECTRONICS, 2003, E86C (03) : 325 - 329
  • [48] CMOS compatible dual metal gate integration with successful Vth adjustment on high-k HfTaON by high-temperature metal intermixing
    Ren, C.
    Chan, D. S. H.
    Loh, W. Y.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. -L.
    SOLID-STATE ELECTRONICS, 2007, 51 (11-12) : 1479 - 1484
  • [49] Improved high-temperature etch processing of high-k metal gate stacks in scaled TANOS memory devices
    Paul, J.
    Beyer, V.
    Czernohorsky, M.
    Beug, M. F.
    Biedermann, K.
    Mildner, M.
    Michalowski, P.
    Schuetze, E.
    Melde, T.
    Wege, S.
    Knoefler, R.
    Mikolajick, T.
    MICROELECTRONIC ENGINEERING, 2010, 87 (5-8) : 1629 - 1633
  • [50] High-K Metal-Gate PMOS FinFET Threshold Voltage Tuning with Aluminum Implantation
    Rao, K. V.
    Ngai, T.
    Hobbs, C.
    Rodgers, M.
    Vivekanand, S.
    Chavva, V.
    Khaja, F.
    Henry, T.
    Shim, K. H.
    Kirsch, P.
    Jammy, R.
    ION IMPLANTATION TECHNOLOGY 2012, 2012, 1496 : 38 - 41