Characterization of positive bias temperature instability of NMOSFET with high-k/metal gate last process

被引:0
|
作者
任尚清 [1 ]
杨红 [1 ]
唐波 [1 ]
徐昊 [1 ]
罗维春 [1 ]
唐兆云 [1 ]
徐烨锋 [1 ]
许静 [1 ]
王大海 [1 ]
李俊峰 [1 ]
闫江 [1 ]
赵超 [1 ]
陈大鹏 [1 ]
叶甜春 [1 ]
王文武 [1 ]
机构
[1] Key Laboratory of Microelectronics Devices and Integrated Technology, Institute of Microelectronics,Chinese Academy of Sciences
基金
中国国家自然科学基金;
关键词
positive bias temperature instability(PBTI); high-k; metal gate;
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
0805 ; 080501 ; 080502 ; 080903 ;
摘要
Positive bias temperature instability(PBTI) characteristics and degradation mechanisms of NMOSFET with high-k/metal gate last process have been systematically investigated. The time evolution of threshold voltage shift during PBTI stress still follows a power law. However, the exponent n decreases from 0.26 to 0.16 linearly as the gate stress voltage increases from 0.6 to 1.2 V. There is no interface state generation during stress because of the negligible sub-threshold swing change. Moreover, the activation energy is 0.1 e V, which implies that electrons directly tunnel into high-k bulk and are trapped by pre-existing traps resulting into PBTI degradation. During recovery the threshold voltage shift is linear in lgt, and a mathematical model is proposed to express threshold voltage shift.
引用
收藏
页码:90 / 93
页数:4
相关论文
共 50 条
  • [31] Performance and reliability of advanced High-K/Metal gate stacks
    Garros, X.
    Casse, M.
    Reimbold, G.
    Rafik, M.
    Martin, F.
    Andrieu, F.
    Cosnier, V.
    Boulanger, F.
    MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) : 1609 - 1614
  • [32] Interface dipole engineering in metal gate/high-k stacks
    CHU Paul K
    Chinese Science Bulletin, 2012, 57 (22) : 2872 - 2878
  • [33] RF and Hot Carrier Effects in Metal gate/high-k Dielectric nMOSFETs at Cryogenic Temperature
    Sagong, Hyun Chul
    Lee, Kyong Taek
    Hong, Seung-Ho
    Choi, Hyun-Sik
    Choi, Gil-Bok
    Baek, Rock-Hyun
    Song, Seung-Hyun
    Park, Min-Sang
    Kim, Jae Chul
    Jeong, Yoon-Ha
    Jung, Sung-Woo
    Kang, Chang Yong
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 992 - +
  • [34] High temperature characterization of high-k dielectrics on SiC
    Weng, M. H.
    Mahapatra, R.
    Tappin, P.
    Miao, B.
    Chattopadhyay, S.
    Horsfall, A. B.
    Wright, N. G.
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2006, 9 (06) : 1133 - 1136
  • [35] High-mobility dual metal gate MOS transistors with high-k gate dielectrics
    Takahashi, K
    Manabe, K
    Morioka, A
    Ikarashi, T
    Yoshihara, T
    Watanabe, H
    Tatsumi, T
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2005, 44 (4B): : 2210 - 2213
  • [36] Characterization of high-k gate dielectric films using SIMS
    Yamamoto, T
    Morita, N
    Sugiyama, N
    Karen, A
    Okuno, K
    APPLIED SURFACE SCIENCE, 2003, 203 : 516 - 519
  • [37] Challenges in the characterization and modeling of BTI induced variability in Metal Gate/High-k CMOS technologies
    Kerber, A.
    Nigam, T.
    2013 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2013,
  • [38] Intermodulation Linearity in High-k/Metal Gate 28 nm RF CMOS Transistors
    Li, Zhen
    Niu, Guofu
    Liang, Qingqing
    Imura, Kimihiko
    ELECTRONICS, 2015, 4 (03): : 614 - 622
  • [39] ALUMINUM CHARGE/DIPOLE PASSIVATION INDUCED BY HYDROGEN DIFFUSION IN HIGH-K METAL GATE
    Ribes, G.
    Barral, V.
    Chhun, S.
    Gros-Jean, M.
    Caubet, P.
    Petit, D.
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [40] Anomalous Width Dependence of Gate Current in High-K Metal Gate nMOS Transistors
    Duhan, Pardeep
    Ganeriwala, Mohit D.
    Rao, V. Ramgopal
    Mohapatra, Nihar R.
    IEEE ELECTRON DEVICE LETTERS, 2015, 36 (08) : 739 - 741