Characterization of positive bias temperature instability of NMOSFET with high-k/metal gate last process

被引:0
|
作者
任尚清 [1 ]
杨红 [1 ]
唐波 [1 ]
徐昊 [1 ]
罗维春 [1 ]
唐兆云 [1 ]
徐烨锋 [1 ]
许静 [1 ]
王大海 [1 ]
李俊峰 [1 ]
闫江 [1 ]
赵超 [1 ]
陈大鹏 [1 ]
叶甜春 [1 ]
王文武 [1 ]
机构
[1] Key Laboratory of Microelectronics Devices and Integrated Technology, Institute of Microelectronics,Chinese Academy of Sciences
基金
中国国家自然科学基金;
关键词
positive bias temperature instability(PBTI); high-k; metal gate;
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
0805 ; 080501 ; 080502 ; 080903 ;
摘要
Positive bias temperature instability(PBTI) characteristics and degradation mechanisms of NMOSFET with high-k/metal gate last process have been systematically investigated. The time evolution of threshold voltage shift during PBTI stress still follows a power law. However, the exponent n decreases from 0.26 to 0.16 linearly as the gate stress voltage increases from 0.6 to 1.2 V. There is no interface state generation during stress because of the negligible sub-threshold swing change. Moreover, the activation energy is 0.1 e V, which implies that electrons directly tunnel into high-k bulk and are trapped by pre-existing traps resulting into PBTI degradation. During recovery the threshold voltage shift is linear in lgt, and a mathematical model is proposed to express threshold voltage shift.
引用
收藏
页码:90 / 93
页数:4
相关论文
共 50 条
  • [1] Characterization of positive bias temperature instability of NMOSFET with high-k/metal gate last process
    Ren Shangqing
    Yang Hong
    Tang Bo
    Xu Hao
    Luo Weichun
    Tang Zhaoyun
    Xu Yefeng
    Xu Jing
    Wang Dahai
    Li Junfeng
    Yan Jiang
    Zhao Chao
    Chen Dapeng
    Ye Tianchun
    Wang Wenwu
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (01)
  • [2] Gate-last MISFET structures and process for characterization of high-k and metal gate MISFETs
    Matsuki, T
    Torii, K
    Maeda, T
    Akasaka, Y
    Hayashi, K
    Kasai, N
    Arikado, T
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (05): : 804 - 810
  • [3] Voltage Ramp Stress for Bias Temperature Instability Testing of Metal-Gate/High-k Stacks
    Kerber, Andreas
    Krishnan, Siddarth A.
    Cartier, Eduard Albert
    IEEE ELECTRON DEVICE LETTERS, 2009, 30 (12) : 1347 - 1349
  • [4] Mechanistic Understanding of Breakdown and Bias Temperature Instability in High-K Metal Devices Using Inline Fast Ramped Bias Test
    Krishnan, Siddarth A.
    Cartier, Eduard
    Stathis, James
    Chudzik, Michael
    Kerber, Andreas
    2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,
  • [5] Bias Temperature Instability in High-κ/Metal Gate Transistors - Gate Stack Scaling Trends
    Krishnan, Siddarth
    Narayanan, Vijay
    Cartier, Eduard
    Ioannou, Dimitris
    Zhao, Kai
    Ando, Takashi
    Kwon, Unoh
    Linder, Barry
    Stathis, James
    Chudzik, Michael
    Kerber, Andreas
    Choi, Kisik
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [6] Low-Temperature Microwave Annealing for MOSFETs With High-k/Metal Gate Stacks
    Lee, Yao-Jen
    Tsai, Bo-An
    Lai, Chiung-Hui
    Chen, Zheng-Yao
    Hsueh, Fu-Kuo
    Sung, Po-Jung
    Current, Michael I.
    Luo, Chih-Wei
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (10) : 1286 - 1288
  • [7] Combining a multi deposition multi annealing technique with a scavenging (Ti) to improve the high-k/metal gate stack performance for a gate-last process
    Zhang ShuXiang
    Yang Hong
    Tang Bo
    Tang Zhaoyun
    Xu Yefeng
    Xu Jing
    Yan Jiang
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (10)
  • [8] Observations in trapping characteristics of positive bias temperature instability on high-k/metal gate n-type metal oxide semiconductor field effect transistor with the complementary multi-pulse technique
    Liao, J. C.
    Fang, Y. K.
    Hou, Y. T.
    Wu, W. H.
    Hung, C. L.
    Hsu, P. F.
    Lin, K. C.
    Huang, K. T.
    Lee, T. L.
    Liang, M. S.
    THIN SOLID FILMS, 2008, 516 (12) : 4222 - 4225
  • [9] Advanced high-k/metal gate stack progress and challenges - a materials and process integration perspective
    Park, C. S.
    Lysaght, P.
    Hussain, M. M.
    Huang, J.
    Bersuker, G.
    Majhi, P.
    Kirsch, P. D.
    Jammy, R.
    Tseng, H. H.
    INTERNATIONAL JOURNAL OF MATERIALS RESEARCH, 2010, 101 (02) : 155 - 163
  • [10] BTI reliability of 45 nm high-k plus metal-gate process technology
    Pae, S.
    Agostinelli, M.
    Brazie, M.
    Chau, R.
    Dewey, G.
    Ghani, T.
    Hattendorf, M.
    Hicks, J.
    Kavalieros, J.
    Kuhn, K.
    Kuhn, M.
    Maiz, J.
    Metz, M.
    Mistry, K.
    Prasad, C.
    Ramey, S.
    Roskowski, A.
    Sandford, J.
    Thomas, C.
    Thomas, J.
    Wiegand, C.
    Wiedemer, J.
    2008 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 46TH ANNUAL, 2008, : 352 - +