Design of radiation hard phase-locked loop at 2.5 GHz using SOS-CMOS

被引:0
|
作者
Partha Pratim Ghosh [1 ]
Jung Sungyong [1 ]
机构
[1] Dept. of Electrical Engineering, Univ. of Texas at Arlington, Arlington, TX 76019, USA
关键词
phase-locked loop; radiation hard; self-bias; silicon on sapphire; complementary metal-oxide-semiconductor;
D O I
暂无
中图分类号
TN911.8 [相位锁定、锁相技术];
学科分类号
081002 ;
摘要
A radiation hard phase-locked loop (PLL) is designed at 2.5 GHz using silicon on sapphire complementary metal-oxide-semiconductor process. Radiation hardness is achieved through improving circuit design without sacrificing real estate. Stability is guaranteed by a fully self-bias architecture. The lock time of PLL is minimized by maximizing the loop bandwidth. Frequency tuning range of voltage controlled oscillator is significantly enhanced by a novel load configuration. In addition, multiple bias stages, asynchronous frequency divider, and silicon on sapphire process jointly make the proposed PLL more radiation hard. Layout of this PLL is simulated by Cadence Spectre RF under both single event effect and total induced dose effect. Simulation results demonstrate excellent stability, lock time < 600 ns, frequency tuning range [1.57 GHz, 3.46 GHz], and jitter < 12 ps. Through comparison with PLLs in literatures, the PLL is especially superior in terms of lock time and frequency tuning range performances.
引用
收藏
页码:1159 / 1166
页数:8
相关论文
共 50 条
  • [21] Design of 2.5V, 900MHz phase-locked loop (PLL) using 0.25μm TSMC CMOS technology
    Seng, LP
    Zulkifli, TZA
    Noh, NM
    Saibon, B
    2004 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2004, : 431 - 436
  • [22] A High Performance Design of a 2 GHz Charge Pump Phase-Locked Loop
    Yang, Yong-Li
    Wang, Xing-Hua
    Gui, Xiao-Yan
    Wang, Zheng-Chen
    MECHANICS AND MATERIALS SCIENCE, 2018, : 1099 - 1107
  • [23] Design of 120:1 Frequency Divider for a 12.6 GHz Phase-Locked Loop
    Duong, H. T.
    Tran, N.
    Huynh, A. T.
    Le, H. V.
    Skafidas, E.
    2014 1ST AUSTRALIAN MICROWAVE SYMPOSIUM (AMS), 2014, : 33 - 34
  • [24] Design of a Calibration Circuit for Adaptive Phase-Locked Loop in the 5GHz Range Using CMOS 180nm Technology
    MirAlvandi, Reza
    Ehsanian, Mahdi
    2023 5TH IRANIAN INTERNATIONAL CONFERENCE ON MICROELECTRONICS, IICM, 2023, : 56 - 61
  • [25] Design of a programmable CMOS Charge-Pump for phase-locked loop synthesizers
    de Jesus Gomez-Cruz, Jorge
    Sanchez-Hernandez, Fernando
    Guillermo Gomez-Mora, Luis
    Juarez-Hernandez, Esdras
    Martinez-Guerrero, Esteban
    2012 IBEROAMERICAN CONFERENCE ON ELECTRONICS ENGINEERING AND COMPUTER SCIENCE, 2012, 3 : 235 - 240
  • [26] Design of a high performance CMOS charge pump for phase-locked loop synthesizers
    李智群
    郑爽爽
    侯凝冰
    半导体学报, 2011, (07) : 103 - 107
  • [27] Design of a high performance CMOS charge pump for phase-locked loop synthesizers
    Li Zhiqun
    Zheng Shuangshuang
    Hou Ningbing
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (07)
  • [28] Design of a CMOS Charge Pump for high-performance phase-locked loop
    Xuan Xiangguang
    Ran Feng
    Xu Meihua
    2008 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING, VOLS 1 AND 2, 2008, : 403 - +
  • [29] A 5-GHz injection-locked phase-locked loop
    Plessas, F
    Kalivas, G
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2005, 46 (01) : 80 - 84
  • [30] A 60 GHz-Standard Compatible Programmable 50 GHz Phase-Locked Loop in 90 nm CMOS
    Barale, F.
    Sen, P.
    Sarkar, S.
    Pinel, S.
    Laskar, J.
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2010, 20 (07) : 411 - 413