A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS

被引:0
作者
卢宇潇
孙麓
李哲
周健军
机构
[1] CentreforAnalog/RadioFrequencyIntegratedCircuits(CARFIC),ShanghaiJiaoTongUniversity
关键词
SAR ADC; asynchronous clock; SAR logic; Bootstrapped switch;
D O I
暂无
中图分类号
TN792 [];
学科分类号
080902 ;
摘要
This paper demonstrates a single-channel 10-bit 160 MS/s successive-approximation-register(SAR)analog-to-digital converter(ADC) in 65 nm CMOS process with a 1.2 V supply voltage. To achieve high speed,a new window-opening logic based on the asynchronous SAR algorithm is proposed to minimize the logic delay,and a partial set-and-down DAC with binary redundancy bits is presented to reduce the dynamic comparator offset and accelerate the DAC settling. Besides, a new bootstrapped switch with a pre-charge phase is adopted in the track and hold circuits to increase speed and reduce area. The presented ADC achieves 52.9 dB signal-to-noise distortion ratio and 65 dB spurious-free dynamic range measured with a 30 MHz input signal at 160 MHz clock. The power consumption is 9.5 mW and a core die area of 250 200 m2is occupied.
引用
收藏
页码:142 / 149
页数:8
相关论文
共 1 条
[1]  
A 1-V 10-bit 80-MS/s 1.6-mW SAR ADC in 65-nm GP CMOS[J]. 马俊,郭亚炜,吴越,程旭,曾晓洋.Journal of Semiconductors. 2013(08)