A 14-bit 500-MS/s DAC with digital background calibration

被引:0
作者
徐震 [1 ]
李学清 [2 ]
刘嘉男 [2 ]
魏琦 [2 ]
骆丽 [1 ]
杨华中 [2 ]
机构
[1] School of Electronic and Information Engineering, Beijing Jiaotong University
[2] Circuits and System Laboratory, Department of Electronic Engineering, Tsinghua University
关键词
digital to analog converter(DAC); current-steering; digital background calibration;
D O I
暂无
中图分类号
TN792 [];
学科分类号
080902 ;
摘要
Thelinearityofcurrent-steeringdigital-to-analogconverters(DACs)atlowsignalfrequenciesismainly limited by matching properties of current sources, so large-size current source arrays are widely used for better matching. This, however, results in large gradient errors and parasitic capacitance, which degrade the spurious free dynamic range(SFDR) for high-frequency signals. To overcome this problem, calibration is an effective method.In this paper, a digital background calibration technique for current-steering DACs is presented and verified by a 14-bit DAC in a 0.13 m standard CMOS process. The measured differential nonlinearity(DNL) and integral nonlinearity(INL) are 0.4 LSB and 1.2 LSB, respectively. At 500-MS/s, the SFDR is 70 dB and 50.3 dB for signals of 5.4 MHz and 224 MHz, respectively. The core area is 0.69 mm2and the power consumption is 165 mW from a mixed power supply with 1.2 V and 3.3 V.
引用
收藏
页码:156 / 161
页数:6
相关论文
共 50 条
[41]   A NOVEL DIGITAL BACKGROUND CALIBRATION TECHNIQUE FOR 16 BIT SHA-LESS MULTIBIT PIPELINED ADC [J].
Narula, Swina ;
Vashishath, Munish ;
Pandey, Sujata .
ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2016, 14 (05) :571-582
[42]   A 12-Bit 1.25-GS/s DAC in 90 nm CMOS With > 70 dB SFDR up to 500 MHz [J].
Tseng, Wei-Hsin ;
Fan, Chi-Wei ;
Wu, Jieh-Tsorng .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) :2845-2856
[43]   A 12-bit, 45-MS/s, 3-mW Redundant Successive-Approximation- Register Analog-to-Digital Converter With Digital Calibration [J].
Liu, Wenbo ;
Huang, Pingli ;
Chiu, Yun .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (11) :2661-2672
[44]   A 3GS/s 12-bit Current-Steering Digital-to-Analog Converter (DAC) in 55 nm CMOS Technology [J].
Wang, Dong ;
Guo, Xuan ;
Zhou, Lei ;
Wu, Danyu ;
Luan, Jian ;
Liu, Huasen ;
Wu, Jin ;
Liu, Xinyu .
ELECTRONICS, 2019, 8 (04)
[45]   A 12-bit 40-MS/s SAR ADC With a Fast-Binary-Window DAC Switching Scheme [J].
Chung, Yung-Hui ;
Yen, Chia-Wei ;
Tsai, Pei-Kang ;
Chen, Bo-Wei .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (10) :1989-1998
[46]   A 10-Bit, 600 MS/s Multi-Mode Direct-Sampling DAC-Based Transmitter [J].
Kim, Nam-Seog .
IEEE ACCESS, 2022, 10 :125696-125706
[47]   A 12-bit 80-MSample/s pipelined ADC with bootstrapped digital calibration [J].
Grace, CR ;
Hurst, PJ ;
Lewis, SH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) :1038-1046
[48]   An I/Q Channel 12-bit 200MS/s CMOS DAC with Three Stage Decoders for Wireless Communication [J].
Yu, Yunhua ;
Shi, Haitao ;
Ni, Weining .
2009 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP 2009), 2009, :182-+
[49]   A 6-bit 0.81-mW 700-MS/s SAR ADC With Sparkle-Code Correction, Resolution Enhancement, and Background Window Width Calibration [J].
Yoon, Yeonam ;
Sun, Nan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (03) :789-798
[50]   A 12 bit 250 MS/s 28 mW+70 dB SFDR DAC in 0.11 μm CMOS Using Controllable RZ Window for Wireless SoC Integration [J].
Kim, Seonggeon ;
Kang, Jaehyun ;
Lee, Minjae .
2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2014, :93-96