Low power adiabatic logic based on FinFETs

被引:0
|
作者
LIAO Nan [1 ]
CUI XiaoXin [1 ]
LIAO Kai [1 ]
MA KaiSheng [1 ]
WU Di [1 ]
WEI Wei [1 ]
LI Rui [1 ]
YU DunShan [1 ]
机构
[1] Institute of Microelectronics,Peking University
关键词
leakage power; FinFET; adiabatic logic; power reduction; limiting frequency;
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
摘要
With the aggressive scaling of device technology,the leakage power has become the main part of power consumption,which seriously reduces the energy recovery efciency of adiabatic logic.In this paper,a novel low-power adiabatic logic based on FinFET devices has been proposed.Due to the lower leakage current,higher on-state current and design flexibility of FinFETs,the proposed adiabatic logic shows considerable power reduction,performance improvement and area saving compared with CMOS adiabatic logic.An 8-state clock chain as the test circuit has been demonstrated based on the 32-nm FinFET Predictive Technology Model.The simulation results show that adiabatic circuit based on FinFET devices achieves a power reduction of up to84.8%and a limiting frequency of up to 55 GHz.
引用
收藏
页码:194 / 206
页数:13
相关论文
共 50 条
  • [31] Low Power Adiabatic 4-Bit Johnson Counter based on Power-Gating CPAL Logic
    Bharagave, Garima
    Sheokand, Priyanka
    Uniyal, Sarita
    2016 2ND IEEE INTERNATIONAL INNOVATIVE APPLICATIONS OF COMPUTATIONAL INTELLIGENCE ON POWER, ENERGY AND CONTROLS WITH THEIR IMPACT ON HUMANITY (CIPECH), 2016, : 297 - 301
  • [32] Adiabatic logic-based strong ARM comparator for ultra-low power applications
    Kumar, Dinesh
    Kumar, Manoj
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (04): : 929 - 936
  • [33] Adiabatic logic-based strong ARM comparator for ultra-low power applications
    Dinesh Kumar
    Manoj Kumar
    Microsystem Technologies, 2022, 28 : 929 - 936
  • [34] Ultra Low-Power Computation via Graphene-Based Adiabatic Logic Gates
    Miryala, Sandeep
    Calimera, Andrea
    Macii, Enrico
    Poncino, Massimo
    2014 17TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2014, : 365 - 371
  • [35] Dual-Vth Independent-Gate FinFETs for Low Power Logic Circuits
    Rostami, Masoud
    Mohanram, Kartik
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (03) : 337 - 349
  • [36] Low power adiabatic multiplier with complementary pass-transistor logic
    Hu, JP
    Xu, TF
    Lin, P
    Xia, YS
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1065 - 1069
  • [37] Non-floating and low-power adiabatic logic circuit
    Han, Mei
    Takahashi, Yasuhiro
    Sekine, Toshikazu
    IEICE ELECTRONICS EXPRESS, 2019, 16 (17)
  • [38] A Novel Technique in Adiabatic Logic for Ultra Low Power IN DSM Technology
    Khan, Mohd. Farid
    Panwar, Uday
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 2012 - 2017
  • [39] Design of ultra-low-power arithmetic structures in adiabatic logic
    Teichmann, Philip
    Fischer, Juergen
    Chouard, Florian R.
    Schmitt-Landsiedel, Doris
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 365 - 368
  • [40] A Novel Low Power High Speed Positive Feedback Adiabatic Logic
    Machanooru, Swathi
    Bandi, Nagendra
    2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2017,