Low power adiabatic logic based on FinFETs

被引:0
|
作者
LIAO Nan [1 ]
CUI XiaoXin [1 ]
LIAO Kai [1 ]
MA KaiSheng [1 ]
WU Di [1 ]
WEI Wei [1 ]
LI Rui [1 ]
YU DunShan [1 ]
机构
[1] Institute of Microelectronics,Peking University
关键词
leakage power; FinFET; adiabatic logic; power reduction; limiting frequency;
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
摘要
With the aggressive scaling of device technology,the leakage power has become the main part of power consumption,which seriously reduces the energy recovery efciency of adiabatic logic.In this paper,a novel low-power adiabatic logic based on FinFET devices has been proposed.Due to the lower leakage current,higher on-state current and design flexibility of FinFETs,the proposed adiabatic logic shows considerable power reduction,performance improvement and area saving compared with CMOS adiabatic logic.An 8-state clock chain as the test circuit has been demonstrated based on the 32-nm FinFET Predictive Technology Model.The simulation results show that adiabatic circuit based on FinFET devices achieves a power reduction of up to84.8%and a limiting frequency of up to 55 GHz.
引用
收藏
页码:194 / 206
页数:13
相关论文
共 50 条
  • [21] A CMOS adiabatic logic for low power circuit design
    Song, HS
    Kang, JK
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 348 - 351
  • [22] Sequential Adiabatic Logic for Ultra Low Power Applications
    Samanta, Samik
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 821 - 824
  • [23] Prospects for High-Aspect-Ratio FinFETs in Low-Power Logic
    Rodwell, Mark
    Elias, Doron
    2013 THIRD BERKELEY SYMPOSIUM ON ENERGY EFFICIENT ELECTRONIC SYSTEMS (E3S), 2013,
  • [24] Cascadable adiabatic logic circuits for low-power applications
    Reddy, N. S. S.
    Satyam, M.
    Kishore, K. L.
    IET CIRCUITS DEVICES & SYSTEMS, 2008, 2 (06) : 518 - 526
  • [25] Adiabatic differential logic for low-power digital systems
    Lo, Chun-Keung
    Chan, Philip C.H.
    IEEE Transactions on Circuits and Systems II: Analog and Digital Signal Processing, 1999, 46 (09): : 1245 - 1250
  • [26] An adiabatic differential logic for low-power digital systems
    Lo, CK
    Chan, PCH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 1999, 46 (09) : 1245 - 1250
  • [27] A Novel Efficient Adiabatic Logic Design for Ultra Low Power
    Agrawal, Akash
    Gupta, Tarun Kumar
    Dadoria, Ajay Kumar
    Kumar, Deepak
    PROCEEDINGS OF 2016 INTERNATIONAL CONFERENCE ON ICT IN BUSINESS INDUSTRY & GOVERNMENT (ICTBIG), 2016,
  • [28] Clocked CMOS Adiabatic Logic with Low-Power Dissipation
    Li, He
    Zhang, Yimeng
    Yoshihara, Tsutomu
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 64 - 67
  • [29] Adiabatic Logic: An Alternative Approach To Low Power Application Circuits
    Bhati, Preeti
    Rizvi, Navaid Z.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4255 - 4260
  • [30] Efficiency of adiabatic logic for low-power, low-noise VLSI
    Mahmoodi-Meimand, H
    Afzali-Kusha, A
    Nourani, M
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 324 - 327