Low power adiabatic logic based on FinFETs

被引:0
作者
LIAO Nan
CUI XiaoXin
LIAO Kai
MA KaiSheng
WU Di
WEI Wei
LI Rui
YU DunShan
机构
[1] InstituteofMicroelectronics,PekingUniversity
关键词
leakage power; FinFET; adiabatic logic; power reduction; limiting frequency;
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
0805 ; 080501 ; 080502 ; 080903 ;
摘要
With the aggressive scaling of device technology,the leakage power has become the main part of power consumption,which seriously reduces the energy recovery efciency of adiabatic logic.In this paper,a novel low-power adiabatic logic based on FinFET devices has been proposed.Due to the lower leakage current,higher on-state current and design flexibility of FinFETs,the proposed adiabatic logic shows considerable power reduction,performance improvement and area saving compared with CMOS adiabatic logic.An 8-state clock chain as the test circuit has been demonstrated based on the 32-nm FinFET Predictive Technology Model.The simulation results show that adiabatic circuit based on FinFET devices achieves a power reduction of up to84.8%and a limiting frequency of up to 55 GHz.
引用
收藏
页码:194 / 206
页数:13
相关论文
共 3 条
[1]   Predictive Technology Model for Nano-CMOS Design Exploration [J].
Zhao, Wei ;
Cao, Yu .
ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2007, 3 (01)
[2]  
Threshold voltage and bulk inversion effects in nonclassical CMOS devices with undoped ultra-thin bodies[J] . Vishal P. Trivedi,Jerry G. Fossum,Weimin Zhang.Solid State Electronics . 2006 (1)
[3]  
2ND order adiabatic computation with 2N-2P and 2N-2N2P logic circuits .2 Kamer A,Denker J S,Flower B et al. In:Proceedings of the International Symposium on Low Power design, Dana Point . 1995