Simulink Behavioral Modeling of a 10-bit Pipelined ADC

被引:0
|
作者
Samir Barra [1 ]
Souhil Kouda [2 ]
Abdelghani Dendouga [3 ]
N. E. Bouguechal [1 ]
机构
[1] Advanced Electronics Laboratory, Department of Electronics, University of Batna, Avenue Chahid Boukhlouf Mohamed El Hadi,05000,Batna, Algeria
[2] Department of electronics, University of M′sila, M′sila,Algeria
[3] Center for Development of Advanced Technologies, Microelectronics and Nanotechnology Division,August 20 1956 City, BP 17, BabaHassen, Algiers, Algeria
关键词
Behavioral modeling; analog to digital converters (ADCs); pipelined ADC; multiple digital to analog converter (MDAC); sample and hold (S/H);
D O I
暂无
中图分类号
TN792 [];
学科分类号
摘要
The increasing architecture complexity of data converters makes it necessary to use behavioral models to simulate their electrical performance and to determine their relevant data features. For this purpose, a specific data converter simulation environment has been developed which allows designers to perform time-domain behavioral simulations of pipelined analog to digital converters (ADCs). All the necessary blocks of this specific simulation environment have been implemented using the popular Matlab simulink environment. The purpose of this paper is to present the behavioral models of these blocks taking into account most of the pipelined ADC non-idealities, such as sampling jitter, noise, and operational amplifier parameters (white noise, finite DC gain, finite bandwidth, slew rate, and saturation voltages). Simulations, using a 10-bit pipelined ADC as a design example, show that in addition to the limits analysis and the electrical features extraction, designers can determine the specifications of the basic blocks in order to meet the given data converter requirements.
引用
收藏
页码:134 / 142
页数:9
相关论文
共 50 条
  • [21] A 10-bit 120-MS/s pipelined ADC with improved switch and layout scaling strategy
    Zhou Jia
    Xu Lili
    Li Fule
    Wang Zhihua
    JOURNAL OF SEMICONDUCTORS, 2015, 36 (08)
  • [22] A systematic design approach for low-power 10-bit 100 MS/s pipelined ADC
    Meganathan, D.
    Sukumaran, Amrith
    Babu, M. M. Dinesh
    Moorthi, S.
    Deepalakshmi, R.
    MICROELECTRONICS JOURNAL, 2009, 40 (10) : 1417 - 1435
  • [23] A 10-bit 50 MS/s Pipelined ADC With Capacitor-Sharing and Variable-gm Opamp
    Lee, Byung-Geun
    Tsang, Robin M.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (03) : 883 - 890
  • [24] A 10-bit 40MS/s Pipelined ADC with Pre-charged Switched Operational Amplifier
    Wei, Qi
    Yang, Huazhong
    ISCE: 2009 IEEE 13TH INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, VOLS 1 AND 2, 2009, : 394 - 398
  • [25] Design of a 10-bit 1 MS/s pipelined SAR ADC for CZT-based imaging system
    Xue, F.
    Wei, X.
    Gao, W.
    Hu, Y.
    MICROELECTRONICS JOURNAL, 2017, 59 : 59 - 68
  • [26] A 10-Bit 200-MS/s Digitally-Calibrated Pipelined ADC Using Switching Opamps
    Fang, Bing-Nan
    Wu, Jieh-Tsorng
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1042 - 1045
  • [27] A high bandwidth power scalable sub-sampling 10-bit pipelined ADC with embedded sample and hold
    Ahmed, Imran
    Johns, David A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (07) : 1638 - 1647
  • [28] A 10-Bit 40-MS/s Pipelined ADC With a Wide Range Operating Temperature for WAVE Applications
    Oh, Ghil-Geun
    Lee, Chang-Kyo
    Ryu, Seung-Tak
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (01) : 6 - 10
  • [29] Low-power 10-bit 100MS/s pipelined ADC in digital CMOS technology
    Singh, Anil
    Rawat, Veena
    Agarwal, Alpana
    IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (06) : 589 - 596
  • [30] A high bandwidth power scaleable sub-sampling 10-bit pipelined ADC with embedded sample and hold
    Ahmed, Imran
    Johns, David A.
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 159 - 162