A multistandard and resource-efficient Viterbi decoder for a multimode communication system

被引:0
|
作者
Yi-qi XIE
Zhi-guo YU
Yang FENG
Lin-na ZHAO
Xiao-feng GU
机构
[1] MOE Engineering Research Center of IoT Technology Applications
[2] Department of Electronic Engineering,Jiangnan University
基金
中央高校基本科研业务费专项资金资助;
关键词
Reconfigurable Viterbi decoder; Multi-parameter; Low resource consumption; Standard convolutional symbols generator(SCSG); Fully optional polynomials;
D O I
暂无
中图分类号
TN764 [解码器];
学科分类号
080902 ;
摘要
We present a novel standard convolutional symbols generator(SCSG)block for a multi-parameter reconfigurable Viterbi decoder to optimize resource consumption and adaption of multiple parameters.The SCSG block generates all the states and calculates all the possible standard convolutional symbols corresponding to the states using an iterative approach.The architecture of the Viterbi decoder based on the SCSG reduces resource consumption for recalculating the branch metrics and rearranging the correspondence between branch metrics and transition paths.The proposed architecture supports constraint lengths from 3 to 9,code rates of 1/2,1/3,and 1/4,and fully optional polynomials.The proposed Viterbi decoder has been implemented on the Xilinx XC7VX485T device with a high throughput of about 200 Mbps and a low resource consumption of 162k logic gates.
引用
收藏
页码:536 / 543
页数:8
相关论文
共 50 条
  • [1] A multistandard and resource-efficient Viterbi decoder for a multimode communication system
    Xie, Yi-qi
    Yu, Zhi-guo
    Feng, Yang
    Zhao, Lin-na
    Gu, Xiao-feng
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2018, 19 (04) : 536 - 543
  • [2] A multistandard and resource-efficient Viterbi decoder for a multimode communication system
    Yi-qi Xie
    Zhi-guo Yu
    Yang Feng
    Lin-na Zhao
    Xiao-feng Gu
    Frontiers of Information Technology & Electronic Engineering, 2018, 19 : 536 - 543
  • [3] Efficient Resource Sharing Architecture for Multistandard Communication System
    Suresh, T.
    Shunmuganathan, K. L.
    VLSI DESIGN, 2011,
  • [4] Reconfigurable Efficient Design of Viterbi Decoder for Wireless Communication Systems
    Gupta, Swati
    Mehra, Rajesh
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2011, 2 (07) : 132 - 136
  • [5] An Efficient Viterbi Algorithm for Communication System
    Padgal, Gouri Ganesh
    Oza, Shruti
    INTERNATIONAL JOURNAL OF NEXT-GENERATION COMPUTING, 2022, 13 (03): : 334 - 341
  • [6] A resource-efficient flow monitoring system
    Cheng, Guang
    Gong, Jian
    IEEE COMMUNICATIONS LETTERS, 2007, 11 (06) : 558 - 560
  • [7] The development of a resource-efficient photovoltaic system
    Arranz, Pol
    Anzizu, Maria
    Pineau, Alexandre
    Marwede, Max
    den Boer, Emilia
    den Boer, Jan
    Cocciantelli, Jean-Michel
    Williams, Ian D.
    Obersteiner, Gudrun
    Scherhaufer, Silvia
    Vallve, Xavier
    PROCEEDINGS OF THE INSTITUTION OF CIVIL ENGINEERS-WASTE AND RESOURCE MANAGEMENT, 2014, 167 (03) : 109 - 122
  • [8] A reconfigurable viterbi decoder for a communication platform
    Ahmed, Imran
    Arslan, Tughrul
    2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, : 435 - 440
  • [9] A Resource-Efficient Communication Architecture for Chip Multiprocessors on FPGAs
    Xiaofang (Maggie) Wang
    Swetha Thota
    Journal of Computer Science and Technology, 2011, 26 : 434 - 447
  • [10] Traffic Shaping for Resource-Efficient In-Vehicle Communication
    Rahmani, Mehrnoush
    Tappayuthpijarn, Ktawut
    Krebs, Benjamin
    Steinbach, Eckehard
    Bogenberger, Richard
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2009, 5 (04) : 414 - 428