A novel high reliability CMOS SRAM cell

被引:1
|
作者
谢成民 [1 ]
王忠芳 [1 ]
吴龙胜 [1 ]
刘佑宝 [1 ]
机构
[1] Computer Research & Design Department,Xi’an Microelectronic Technique Institutes
关键词
single-event-upset; static noise margin; critical charge; SRAM;
D O I
暂无
中图分类号
TP333 [存贮器];
学科分类号
081201 ;
摘要
A novel 8T single-event-upset(SEU) hardened and high static noise margin(SNM) SRAM cell is proposed. By adding one transistor paralleled with each access transistor,the drive capability of pull-up PMOS is greater than that of the conventional cell and the read access transistors are weaker than that of the conventional cell.So the hold,read SNM and critical charge increase greatly.The simulation results show that the critical charge is almost three times larger than that of the conventional 6T cell by appropriately sizing the pull-up transistors.The hold and read SNM of the new cell increase by 72%and 141.7%,respectively,compared to the 6T design,but it has a 54%area overhead and read performance penalty.According to these features,this novel cell suits high reliability applications,such as aerospace and military.
引用
收藏
页码:131 / 135
页数:5
相关论文
共 50 条
  • [1] A novel high reliability CMOS SRAM cell
    Xie Chengmin
    Wang Zhongfang
    Wu Longsheng
    Liu Youbao
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (07)
  • [2] A novel single event upset hardened CMOS SRAM cell
    Zhang, Guohe
    Shao, Jun
    Liang, Feng
    Bao, Dongxuan
    IEICE ELECTRONICS EXPRESS, 2012, 9 (03): : 140 - 145
  • [3] Comparative BTI Reliability Analysis of SRAM Cell Designs in Nano-Scale CMOS Technology
    Krishnappa, Shreyas Kumar
    Mahmoodi, Hamid
    2011 12TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2011, : 384 - 389
  • [4] An SRAM array based on a four-transistor CMOS SRAM cell
    De Beer, S
    du Plessis, M
    Seevinck, E
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2003, 50 (09) : 1203 - 1208
  • [5] Static Noise Margin Analysis for Cryo-CMOS SRAM Cell
    Hu, Vita Pi-Ho
    Liu, Chang-Ju
    2021 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2021,
  • [6] A novel layout for single event upset mitigation in advanced CMOS SRAM cells
    JunRui Qin
    DaWei Li
    ShuMing Chen
    Science China Technological Sciences, 2013, 56 : 143 - 147
  • [7] Silicon nanotube SRAM and its SEU reliability
    Jayakumar, G. Durga
    Srinivasan, R.
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 106 : 129 - 138
  • [8] A novel layout for single event upset mitigation in advanced CMOS SRAM cells
    Qin JunRui
    Li DaWei
    Chen ShuMing
    SCIENCE CHINA-TECHNOLOGICAL SCIENCES, 2013, 56 (01) : 143 - 147
  • [9] A novel layout for single event upset mitigation in advanced CMOS SRAM cells
    QIN JunRui
    LI DaWei
    CHEN ShuMing
    Science China(Technological Sciences) , 2013, (01) : 143 - 147
  • [10] A Low Power CMOS Voltage Mode SRAM Cell for High Speed VLSI Design
    Upadhyay, Prashant
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 25 - 28