Parallel-pipelined Architecture of H.264 Deblocking Filter with Adaptive Dynamic Power

被引:0
作者
韦虎 [1 ]
林涛 [2 ]
机构
[1] Department of Electronic Engineering,Shanghai Jiaotong University
[2] Institute of Very Large Scale Integrated Circuits,Tongji University
基金
美国国家科学基金会;
关键词
deblocking filter; adaptive dynamic power; parallel processing; pipeline; H.264;
D O I
暂无
中图分类号
TN919.81 [图像编码];
学科分类号
0810 ; 081001 ;
摘要
In H.264,the computational complexity and memory access of deblocking filter are variable and depend on the video contents. In this paper,a pipelined VLSI architecture of deblocking filter with adaptive dynamic power is proposed. It avoids redundant computations and memory access by precluding the blocks which can be skipped. And the vertical and horizontal edges are simultaneously processed in an advanced scan order to speed up the decoder. As a result,the dynamic power of the proposed architecture can be reduced (up to about 89%) adaptively for different videos. And the off-chip memory access is improved compared to the previous designs. Moreover,the processing capability of the proposed architecture is very appropriate for real-time deblocking of high-definition television (HDTV,1920× 1080 pixel/frame,30 frame/s video signals) video operation at 38 MHz,which significantly outperforms the previous designs from 1.25 times to 4.8 times.
引用
收藏
页码:224 / 230
页数:7
相关论文
共 1 条
  • [1] High speed H.264 high profile deblocking using statistical analysis and logic optimization. Lou J,Jagmohan A,He D, et al. IEEE Conference on Multimedia and Expo . 2007