Ultra-low specific on-resistance high-voltage vertical double diffusion metal–oxide–semiconductor field-effect transistor with continuous electron accumulation layer

被引:1
|
作者
马达 [1 ]
罗小蓉 [1 ,2 ]
魏杰 [1 ]
谭桥 [1 ]
周坤 [1 ]
吴俊峰 [1 ]
机构
[1] State Key Laboratory of Electronic Thin Films and Integrated Devices.University of Electronic Science and Technology of China
[2] Science and Technology on Analog Integrated Circuit Laboratory
基金
中国国家自然科学基金; 中央高校基本科研业务费专项资金资助;
关键词
electron accumulation layer; PN junctions; low specific on-resistance; high breakdown voltage;
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
摘要
A new ultra-low specific on-resistance(Ron,sp) vertical double diffusion metal–oxide–semiconductor field-effect transistor(VDMOS) with continuous electron accumulation(CEA) layer, denoted as CEA-VDMOS, is proposed and its new current transport mechanism is investigated. It features a trench gate directly extended to the drain, which includes two PN junctions. In on-state, the electron accumulation layers are formed along the sides of the extended gate and introduce two continuous low-resistance current paths from the source to the drain in a cell pitch. This mechanism not only dramatically reduces the Ron,sp but also makes the Ron,sp almost independent of the n-pillar doping concentration(Nn). In off-state, the depletion between the n-pillar and p-pillar within the extended trench gate increases the Nn, and further reduces the Ron,sp.Especially, the two PN junctions within the trench gate support a high gate–drain voltage in the off-state and on-state, respectively. However, the extended gate increases the gate capacitance and thus weakens the dynamic performance to some extent. Therefore, the CEA-VDMOS is more suitable for low and medium frequencies application. Simulation indicates that the CEA-VDMOS reduces the Ron,sp by 80% compared with the conventional super-junction VDMOS(CSJ-VDMOS)at the same high breakdown voltage(BV).
引用
收藏
页码:454 / 459
页数:6
相关论文
共 50 条
  • [41] Dual-Stepped Gate Vertical Double-Diffused Metal-Oxide-Semiconductor Field-Effect Transistor with Enhanced Device Performance
    Sidar, Devesh Singh
    Parmar, Onika
    Mishra, Zeesha
    PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2024, 221 (04):
  • [42] Fabrication of a vertical-channel double-gate metal-oxide-semiconductor field-effect transistor using a neutral beam etching
    Endo, K
    Noda, S
    Masahara, M
    Kubota, T
    Ozaki, T
    Samukawa, SJ
    Liu, YX
    Ishii, K
    Ishikawa, Y
    Sugimata, E
    Matsukawa, T
    Takashinia, H
    Yamauchi, H
    Suzuki, E
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, 2006, 45 (8-11): : L279 - L281
  • [43] Modeling of a triple reduced surface field silicon-on-insulator lateral double-diffused metal–oxide–semiconductor field-effect transistor with low on-state resistance
    王裕如
    刘祎鹤
    林兆江
    方冬
    李成州
    乔明
    张波
    Chinese Physics B, 2016, 25 (02) : 434 - 439
  • [44] Drag of electron-hole bilayer in silicon-on-insulator metal-oxide-semiconductor field-effect transistor at low temperature
    Ahmed, Nabil
    Razanoelina, Manjakavahoaka
    Hori, Masahiro
    Fujiwara, Akira
    Ono, Yukinori
    APPLIED PHYSICS EXPRESS, 2024, 17 (06)
  • [45] Effect of gate voltage on hot-carrier-induced on-resistance degradation in high-voltage n-type lateral diffused metal-oxide-semiconductor transistors
    Chen, Shiang-Yu
    Chen, Jone F.
    Wu, Kuo-Ming
    Lee, J. R.
    Liu, C. A.
    Hsu, S. L.
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2645 - 2649
  • [46] Simplified Model of the Effect of Source/Drain Doping Gradient on Capacitance and Resistance in a Double-Gate Metal-Oxide-Semiconductor Field-Effect Transistor
    Moon, Dae-hyun
    Song, Jae-Joon
    Kim, Ohyun
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2011, 50 (06)
  • [47] High-frequency compact analytical noise model for double-gate metal-oxide-semiconductor field-effect transistor
    Lazaro, A.
    Cerdeira, A.
    Nae, B.
    Estrada, M.
    Iniguez, B.
    JOURNAL OF APPLIED PHYSICS, 2009, 105 (03)
  • [48] n-Channel Metal-Oxide-Semiconductor Field-Effect Transistor Modeling in Forward Body Bias Condition for Low Voltage Complementary Metal-Oxide-Semiconductor Circuits Design
    Aoki, Hitoshi
    Matsuzawa, Akira
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (04)
  • [49] EFFECT OF ANODE MATERIAL ON HIGH-FIELD-INDUCED HOLE CURRENT IN SIO2 LAYER OF METAL-OXIDE-SEMICONDUCTOR FIELD-EFFECT TRANSISTOR
    GAO, XP
    YEE, SS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1994, 41 (10) : 1819 - 1823
  • [50] Monolithic integration of an AlGaN/GaN metal-insulator field-effect transistor with an ultra-low voltage-drop diode for self-protection
    Wang Zhi-Gang
    Chen Wan-Jun
    Zhang Jing
    Zhang Bo
    Li Zhao-Ji
    CHINESE PHYSICS B, 2012, 21 (08)