A Parallel-based Lifting Algorithm and VLSI Architecture for DWT

被引:0
|
作者
Xiong Chengyi Tian Jinwen Liu Jian Gao Zhirong (The State Key Lab of Education Commission for Image Processing and Intelligent Control
机构
关键词
Discrete Wavelet Transform (DFT); Lifting scheme; Parallel; Very Large Scale Integration (VLSI);
D O I
暂无
中图分类号
TN47 [大规模集成电路、超大规模集成电路];
学科分类号
080903 ; 1401 ;
摘要
A novel Parallel-Based Lifting Algorithm (PBLA) for Discrete Wavelet Transform (DWT), exploiting the parallelism of arithmetic operations in all lifting steps, is proposed in this paper. It leads to reduce the critical path latency of computation, and to reduce the complexity of hardware implementation as well. The detailed derivation on the proposed algorithm, as well as the resulting Very Large Scale Integration (VLSI) architecture, is introduced, taking the 9/7 DWT as an example but without loss of generality. In comparison with the Conventional Lifting Algorithm Based Implementation (CLABI), the critical path latency of the proposed architecture is reduced by more than half from (4Tm + 87a)to Tm + 4Ta, and is competitive to that of Convolution-Based Implementation (CBI), but the new implementation will save significantly in hardware. The experimental results demonstrate that the proposed architecture has good performance in both increasing working frequency and reducing area.
引用
收藏
页码:244 / 248
页数:5
相关论文
共 50 条
  • [32] Efficient-Block-Processing Parallel Architecture for Multilevel Lifting 2-D DWT
    Mohanty, Basant K.
    Mahajan, Anurag
    JOURNAL OF LOW POWER ELECTRONICS, 2013, 9 (01) : 37 - 44
  • [33] A Parallel VLSI Architecture for Fast Min Max Predicate Based Region Growing Algorithm
    Roy, Pradipta
    Biswas, Prabir Kumar
    Das, Binoy Kumar
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL ENGINEERING (ICAEE), 2014,
  • [34] A parallel algorithm to construct Voronoi diagram and its VLSI architecture
    Sudha, N
    Nandi, S
    Sridharan, K
    ICRA '99: IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND AUTOMATION, VOLS 1-4, PROCEEDINGS, 1999, : 1683 - 1688
  • [35] A VLSI architecture for lifting-based wavelet transform with power efficient
    Xiong, CY
    Zheng, S
    Tian, JW
    Liu, J
    THIRD INTERNATIONAL SYMPOSIUM ON MULTISPECTRAL IMAGE PROCESSING AND PATTERN RECOGNITION, PTS 1 AND 2, 2003, 5286 : 294 - 298
  • [36] An Efficient VLSI Architecture for Lifting-Based Discrete Wavelet Transform
    Zhang, Wei
    Jiang, Zhe
    Gao, Zhiyu
    Liu, Yanyan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (03) : 158 - 162
  • [37] An efficient VLSI architecture for lifting-based discrete wavelet transform
    Chao, Wang
    Wu Zhilin
    Peng, Cao
    Jie, Li
    2007 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-5, 2007, : 1575 - 1578
  • [38] A VLSI architecture for lifting-based forward and inverse wavelet transform
    Andra, K
    Chakrabarti, C
    Acharya, T
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2002, 50 (04) : 966 - 977
  • [39] Design and VLSI Implementation of CSD based DA Architecture for 5/3 DWT
    Gardezi, Syeda Eima Iftikhar
    Aziz, Fatima
    Javed, Sadaf
    Younis, Ch. Jabbar
    Alam, Mehboob
    Massoud, Yehia
    PROCEEDINGS OF 2019 16TH INTERNATIONAL BHURBAN CONFERENCE ON APPLIED SCIENCES AND TECHNOLOGY (IBCAST), 2019, : 548 - 552
  • [40] A VLSI architecture design of 1-D DWT
    Cao, ZY
    Ji, ZZ
    Hu, MZ
    ADVANCED PARALLEL PROCESSING TECHNOLOGIES, PROCEEDINGS, 2003, 2834 : 104 - 108