A Parallel-based Lifting Algorithm and VLSI Architecture for DWT

被引:0
|
作者
Xiong Chengyi Tian Jinwen Liu Jian Gao Zhirong (The State Key Lab of Education Commission for Image Processing and Intelligent Control
机构
关键词
Discrete Wavelet Transform (DFT); Lifting scheme; Parallel; Very Large Scale Integration (VLSI);
D O I
暂无
中图分类号
TN47 [大规模集成电路、超大规模集成电路];
学科分类号
080903 ; 1401 ;
摘要
A novel Parallel-Based Lifting Algorithm (PBLA) for Discrete Wavelet Transform (DWT), exploiting the parallelism of arithmetic operations in all lifting steps, is proposed in this paper. It leads to reduce the critical path latency of computation, and to reduce the complexity of hardware implementation as well. The detailed derivation on the proposed algorithm, as well as the resulting Very Large Scale Integration (VLSI) architecture, is introduced, taking the 9/7 DWT as an example but without loss of generality. In comparison with the Conventional Lifting Algorithm Based Implementation (CLABI), the critical path latency of the proposed architecture is reduced by more than half from (4Tm + 87a)to Tm + 4Ta, and is competitive to that of Convolution-Based Implementation (CBI), but the new implementation will save significantly in hardware. The experimental results demonstrate that the proposed architecture has good performance in both increasing working frequency and reducing area.
引用
收藏
页码:244 / 248
页数:5
相关论文
共 50 条
  • [21] A VLSI architecture for lifting-based wavelet transform
    Andra, K
    Chakrabarti, C
    Acharya, T
    2000 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 2000, : 70 - 79
  • [22] An Efficient VLSI Architecture for Convolution Based DWT Using MAC
    Basiri, Mohamed Asan M.
    Mahammad, Noor Sk
    2018 31ST INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2018 17TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES), 2018, : 271 - 276
  • [23] Modified lifting algorithm and VLSI architecture for the 9/7 wavelet filters
    Xiong, CG
    Gao, ZR
    Tian, JW
    Liu, R
    PROCEEDINGS OF THE 2004 INTERNATIONAL CONFERENCE ON MACHINE LEARNING AND CYBERNETICS, VOLS 1-7, 2004, : 3826 - 3829
  • [24] A new VLSI architecture for lifting-based wavelet transform
    Fan, Wenbing
    Qin, Ruilin
    Cao, Xiaoguang
    2006 8TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, VOLS 1-4, 2006, : 1103 - +
  • [25] Analysis and architecture design of lifting based DWT and EBCOT for JPEG 2000
    Lian, CJ
    Chen, KF
    Chen, HH
    Chen, LG
    2001 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2001, : 180 - 183
  • [26] VLSI Architecture of Multiplierless DWT Image Processor
    Safari, Azadeh
    Niras, C., V
    Kong, Yinan
    2013 IEEE TENCON SPRING CONFERENCE, 2013, : 280 - 284
  • [27] An efficient VLSI implementation of distributed architecture for DWT
    Cao, Xixin
    Xie, Qingqing
    Peng, Chungan
    Wang, Qingchun
    Yu, Dunshan
    2006 IEEE WORKSHOP ON MULTIMEDIA SIGNAL PROCESSING, 2006, : 364 - +
  • [28] VLSI architecture of DWT for JPEG2000
    Liu, Lei-Bo
    Wang, Xue-Jin
    Meng, Hong-Ying
    Wang, Zhi-Hua
    Chen, Hong-Yi
    Xia, Yu-Wen
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2002, 30 (11): : 1609 - 1612
  • [29] VLSI architecture of QMF for DWT integrated system
    Ali, HH
    El-Matbouly, ME
    Hamdy, N
    Shehata, KA
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 560 - 563
  • [30] A Multiplier less VLSI Architecture of Modified Lifting Based 1D/2D DWT using Speculative Adder
    Chakraborty, A.
    Chakraborty, D.
    Banerjee, A.
    2017 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), 2017, : 1849 - 1855