An ultra-low specific on-resistance trench LDMOS with a U-shaped gate and accumulation layer

被引:0
|
作者
李鹏程 [1 ]
罗小蓉 [1 ]
罗尹春 [1 ]
周坤 [1 ]
石先龙 [1 ]
张彦辉 [1 ]
吕孟山 [1 ]
机构
[1] State Key Laboratory of Electronic Thin Films and Integrated Devices, University of Electronic Science and Technology of China
基金
中国国家自然科学基金;
关键词
trench; U-shaped gate; specific on-resistance; breakdown voltage;
D O I
暂无
中图分类号
TN386 [场效应器件];
学科分类号
摘要
An ultra-low specific on-resistance(Ron,sp) oxide trench-type silicon-on-insulator(SOI) lateral double-diffusion metal–oxide semiconductor(LDMOS) with an enhanced breakdown voltage(BV) is proposed and investigated by simulation. There are two key features in the proposed device: one is a U-shaped gate around the oxide trench, which extends from source to drain(UG LDMOS); the other is an N pillar and P pillar located in the trench sidewall. In the on-state, electrons accumulate along the U-shaped gate, providing a continuous low resistance current path from source to drain. The Ron,sp is thus greatly reduced and almost independent of the drift region doping concentration. In the off-state, the N and P pillars not only enhance the electric field(E-field) strength of the trench oxide, but also improve the E-field distribution in the drift region, leading to a significant improvement in the BV. The BV of 662 V and Ron,sp of 12.4 m?·cm2are achieved for the proposed UG LDMOS. The BV is increased by 88.6% and the Ron,sp is reduced by 96.4%, compared with those of the conventional trench LDMOS(CT LDMOS), realizing the state-of-the-art trade-off between BV and Ron,sp.
引用
收藏
页码:403 / 408
页数:6
相关论文
共 50 条
  • [41] An LDMOS with large SOA and low specific on-resistance
    杜文芳
    吕信江
    陈星弼
    Journal of Semiconductors, 2016, 37 (05) : 56 - 59
  • [42] An LDMOS with large SOA and low specific on-resistance
    杜文芳
    吕信江
    陈星弼
    Journal of Semiconductors, 2016, (05) : 56 - 59
  • [43] ULTRA-LOW ON-RESISTANCE RMOSFET.
    Ueda, Daisuke
    Shimano, Akio
    Nagasaki, Hiroki
    Takagi, Hiromitsu
    Kitamura, Kazuyoshi
    Kawasaki, Hideo
    Yokozawa, Masami
    1600, (32):
  • [44] Reducing the specific on-resistance for a trench-gate-integrated SOI LDMOS by using the double silicon drift layers
    Wang, Yuan
    Hu, Shengdong
    Liu, Chang
    Wang, Jian'an
    Yang, Han
    Ran, Shenglong
    Jiang, Jie
    Guo, Gang
    RESULTS IN PHYSICS, 2020, 19
  • [45] Folded gate LDMOS transistor with low on-resistance and high transconductance
    Zhu, YZ
    Liang, YC
    Xu, SM
    Foo, PD
    Sin, JKO
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (12) : 2917 - 2928
  • [46] Superjunction LDMOS With Dual Gate for Low On-Resistance and High Transconductance
    Cao, Zhen
    Jiao, Licheng
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 : 890 - 896
  • [47] Floating island and thick bottom oxide trench gate MOSFET (FITMOS) ultra-low on-resistance power MOSFET for automotive applications
    Miyagi, Kyosuke
    Takaya, Hidefumi
    Saito, Hirokazu
    Hamada, Kimimori
    2007 POWER CONVERSION CONFERENCE - NAGOYA, VOLS 1-3, 2007, : 982 - +
  • [48] Experimental Investigation of Dual-Gate LDMOS for Low On-Resistance
    Lu, Li
    Xiao, Kui
    Xiao, Jinyu
    Zheng, Guiqiang
    Yu, Zhongxuan
    Liu, Siyang
    Sun, Weifeng
    Lin, Feng
    Chen, Shuxian
    Xu, Chaoqi
    2022 IEEE 34TH INTERNATIONAL SYMPOSIUM ON POWER SEMICONDUCTOR DEVICES AND ICS (ISPSD), 2022, : 165 - 168
  • [49] Dual-gate lateral double-diffused metal—oxide semiconductor with ultra-low specific on-resistance
    范杰
    汪志刚
    张波
    罗小蓉
    Chinese Physics B, 2013, 22 (04) : 531 - 536
  • [50] TDMOS - AN ULTRA-LOW ON-RESISTANCE POWER TRANSISTOR
    MUKHERJEE, S
    KIM, M
    TSOU, L
    SIMPSON, M
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1988, 35 (12) : 2459 - 2459