Design of a low-delay 4-bit parallel prefix adder using QCA technology

被引:0
作者
Niranjan, Tushar [1 ]
Nayak, Anirban [1 ]
Veeramachaneni, Sreehari [2 ]
Ahmed, Syed Ershad [1 ]
机构
[1] Birla Inst Technol & Sci, Dept Elect & Elect Engn, Hyderabad Campus, Hyderabad 500078, Telangana, India
[2] Sri Sivasubramaniya Nadar Coll Engn, Dept Informat Technol, Chennai 603110, India
关键词
Parallel prefix adder; QCA; VLSI; DOT CELLULAR-AUTOMATA; CARRY SAVE ADDER; FULL ADDER; EFFICIENT DESIGN; ENERGY;
D O I
10.1038/s41598-025-04742-6
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
This paper presents a novel low-delay 4-bit Parallel Prefix Adder (PPA) implemented as a multilayer circuit using Quantum Dot Cellular Automata (QCA) technology. PPAs are among the most suitable architectures for high-speed digital design, offering significant advantages in scalability and performance over traditional Ripple Carry Adders (RCAs) and Carry Flow Adders (CFAs). The proposed design provides a fast, compact, ergonomic, and energy-efficient alternative to QCA adders adopting these architectures. This work enhances existing PPA modules, including XOR gates, Half Adders, Black Modules, and Gray Modules, by tailoring them to optimally fit the core PPA structure. The proposed PPA achieves a 26% reduction in cell count, a 31% reduction in area and a 57% reduction in delay compared to existing PPA designs. Utilizing a hybrid crossover methodology, the design reduces delay by 25% relative to the fastest 4-bit QCA adder reported in the literature and lowers the area-delay cost by 11% compared to the most economical design. Simulated using the QCADesigner-E Version 2.2 software, the proposed adder demonstrates energy dissipation comparable to existing designs, solidifying its practicality and efficiency for high-speed QCA-based applications.
引用
收藏
页数:11
相关论文
共 35 条
[1]   Coplanar Full Adder in Quantum-Dot Cellular Automata via Clock-Zone-Based Crossover [J].
Abedi, Dariush ;
Jaberipur, Ghassem ;
Sangsefidi, Milad .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2015, 14 (03) :497-504
[2]   A new nano-design of 16-bit carry look-ahead adder based on quantum technology [J].
Ahmadpour, Seyed-Sajad ;
Navimipour, Nima Jafari .
PHYSICA SCRIPTA, 2023, 98 (12)
[3]   Towards coplanar quantum-dot cellular automata adders based on efficient three-input XOR gate [J].
Balali, Moslem ;
Rezai, Abdalhossein ;
Balali, Haideh ;
Rabiei, Faranak ;
Emadi, Saeid .
RESULTS IN PHYSICS, 2017, 7 :1389-1395
[4]   Adder designs and analyses for quantum-dot cellular automata [J].
Cho, Heumpil ;
Swartzlander, Earl E., Jr. .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2007, 6 (03) :374-383
[5]  
Cho H, 2005, 2005 39th Asilomar Conference on Signals, Systems and Computers, Vols 1 and 2, P1191
[6]   Adder and Multiplier Design in Quantum-Dot Cellular Automata [J].
Cho, Heumpil ;
Swartzlander, Earl E., Jr. .
IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (06) :721-727
[7]   Efficient co-planar adder designs in quantum dot cellular automata: Energy and cost optimization with crossover elimination [J].
Chugh, Hemanshi ;
Singh, Sonal .
INTEGRATION-THE VLSI JOURNAL, 2024, 94
[8]   Design of novel carry save adder using quantum dot-cellular automata [J].
De, Debashis ;
Das, Jadav Chandra .
JOURNAL OF COMPUTATIONAL SCIENCE, 2017, 22 :54-68
[9]   A Comprehensive Exploration of the Parallel Prefix Adder Tree Space [J].
Ene, Teodor-Dumitru ;
Stine, James E. .
2021 IEEE 39TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2021), 2021, :125-129
[10]   Carry save adder and carry look ahead adder using inverter chain based coplanar QCA full adder for low energy dissipation [J].
Erniyazov, Sarvarbek ;
Jeon, Jun-Cheol .
MICROELECTRONIC ENGINEERING, 2019, 211 :37-43