Direct Observation of Etching-Induced Inhomogeneous Strain in Advanced Si/SiGe Stack for Gate-All-Around Transistor

被引:0
作者
Li, Lan [1 ]
Bi, Ran [2 ]
Li, Xiaomei [1 ]
Dong, Zuoyuan [2 ]
Yan, Chao [1 ]
Wang, Shuying [3 ]
Ren, Pengpeng [3 ]
Li, Ming [2 ]
Wu, Xing [1 ]
机构
[1] East China Normal Univ, In Situ Devices Ctr, Sch Integrated Circuits, Shanghai 200241, Peoples R China
[2] Peking Univ, Sch Integrated Circuits, Beijing 100871, Peoples R China
[3] Shanghai Jiao Tong Univ, Dept Micro Nano Elect, Shanghai 200240, Peoples R China
基金
中国国家自然科学基金;
关键词
etching; SiGe stack; strain; transmission electron microscopy; FIELD-EFFECT TRANSISTORS; ELECTRON; RESOLUTION; EVOLUTION; MOSFETS;
D O I
10.1002/aelm.202400943
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The gate-all-around field-effect transistor (GAAFET) provides enhanced electrostatic control and improved current driving capabilities, positioning it as a promising candidate for fin field-effect transistor (FinFET). However, the SiGe selective etching process-induced strain affects the current transportation property along the channel, while the morphology and strain profiles at atomistic scale remain unclear. In this study, the anisotropic etching of the Si/SiGe stack and the selective isotropic etching of the SiGe process is carried out. It is discovered that uneven etching rates in lateral and vertical dimensions of the stack induce non-uniform etching depth within the SiGe layer. High-resolution high-angle annular dark-field (HAADF) imaging in scanning transmission electron microscopy (STEM) with strain analysis technique shows that the strain profile in the Si stack is inhomogeneous, and the bottom layer of the nanosheet suffers the highest strain. Technology computer-aided design (TCAD) simulation results at the device level indicate that such inhomogeneous strain profiles reduce the drain current. The findings provide direct proof at the atomistic scale for high-performance manufacturing of advanced GAAFET.
引用
收藏
页数:8
相关论文
共 50 条
[1]  
Agnesina A., 2021, 2021 IEEEACM Int. Symp. Low Power Electron. Des. (ISLPED), V00, P1
[2]  
Agrawal A., 2020, 2020 IEEE Int. Electron Devices Meet. (IEDM)
[3]  
Bardon M. G., 2020, 2020 IEEE Int. Electron Devices Meet. (IEDM)
[4]   Strain measurement at the nanoscale: Comparison between convergent beam electron diffraction, nano-beam electron diffraction, high resolution imaging and dark field electron holography [J].
Beche, A. ;
Rouviere, J. L. ;
Barnes, J. P. ;
Cooper, D. .
ULTRAMICROSCOPY, 2013, 131 :10-23
[5]   On the drain current saturation in short channel MOSFETs [J].
Benfdila, A. ;
Balestra, F. .
MICROELECTRONICS JOURNAL, 2006, 37 (07) :635-641
[6]  
Byeon P., 2018, Adv. Funct. Mater, P28
[7]   Controlling short-channel effects in deep-submicron SOI MOSFETs for improved reliability: A review [J].
Chaudhry, A ;
Kumar, MJ .
IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2004, 4 (01) :99-109
[8]   Layout Variation Effects in Advanced MOSFETs: STI-Induced Embedded SiGe Strain Relaxation and Dual-Stress-Liner Boundary Proximity Effect [J].
Choi, Youn Sung ;
Lian, Guoda ;
Vartuli, Catherine ;
Olubuyide, Oluwamuyiwa ;
Chung, Jayhoon ;
Riley, Deborah ;
Baldwin, Greg .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (11) :2886-2891
[9]   Strain Evolution in SiGe Nanosheet Transistor Process Flow [J].
Chou, Hung-Chun ;
Chou, Tao ;
Chueh, Shee-Jier ;
Jan, Sun-Rong ;
Huang, Bo-Wei ;
Tu, Chien-Te ;
Liu, Yi-Chun ;
Wang, Li-Kai ;
Liu, C. W. .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (05) :2907-2913
[10]   Stacked Ge-Nanosheet GAAFETs Fabricated by Ge/Si Multilayer Epitaxy [J].
Chu, Chun-Lin ;
Wu, Kehuey ;
Luo, Guang-Li ;
Chen, Bo-Yuan ;
Chen, Shih-Hong ;
Wu, Wen-Fa ;
Yeh, Wen-Kuan .
IEEE ELECTRON DEVICE LETTERS, 2018, 39 (08) :1133-1136