A Fractional Spur Cancellation Technique for Fractional-N Frequency Synthesizers Enabled by Dual Loop Phase Clamping

被引:0
作者
Yan, Tanwei [1 ]
Jiang, Junning [2 ]
Silva-Martinez, Jose [1 ]
机构
[1] Texas A&M Univ, Dept Elect & Comp Engn, College Stn, TX 77843 USA
[2] Nvidia Corp, Santa Clara, CA 95051 USA
基金
美国国家科学基金会;
关键词
Phase locked loops; Charge pumps; Frequency synthesizers; Time-domain analysis; Timing; TV; Voltage-controlled oscillators; Phase frequency detectors; Frequency conversion; Clocks; Fractional-N frequency synthesizer; fractional spur cancellation; dual loop phase-locked loop (PLL); charge-pump PLL; PLL;
D O I
10.1109/TCSI.2025.3557837
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a fractional spur cancellation technique designed for fractional-N frequency synthesizers. A time domain quantitative analysis is conducted to provide an intuitive understanding of the origin of fractional spurs and to formulate the relationship between the phase error of the feedback signal and the division factor of the frequency divider. By utilizing a dual loop charge-pump based architecture that generates two feedback phases, one leading and one lagging the reference phase, the two loops effectively clamp the reference phase between the two feedback phases and inject complementary charge components to achieve spur reduction. Unlike conventional methods, the proposed analog spur cancellation technique eliminates the need for additional signal processing stages within the loop. This offers several advantages, including reduced complexity, no introduction of additional distortion sources, and minimal impact on loop dynamics. Simulation results employing TSMC 40nm technology demonstrate that the proposed technique can achieve a worst-case fractional spur level of -96.6dBc in a charge-pump based fractional-N frequency synthesizer, offering moderate immunity to mismatches while also slightly improving the phase acquisition time and jitter performance.
引用
收藏
页码:3791 / 3801
页数:11
相关论文
共 16 条
[1]   Design and analysis of an ultrahigh-speed glitch-free fully differential charge pump with minimum output current variation and accurate matching [J].
Cheng, Shanfeng ;
Tong, Haitao ;
Silva-Martinez, Jose ;
Karsilayan, Aydin Ilker .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (09) :843-847
[2]  
Dartizio S. M., 2023, IEEE INT SOLID STATE, P3
[3]  
Familier E, 2017, IEEE CUST INTEGR CIR
[4]  
Ho CR, 2018, ISSCC DIG TECH PAP I, P394, DOI 10.1109/ISSCC.2018.8310350
[5]   A Digital PLL With Feedforward Multi-Tone Spur Cancellation Scheme Achieving <-73 dBc Fractional Spur and <-110 dBc Reference Spur in 65 nm CMOS [J].
Ho, Cheng-Ru ;
Chen, Mike Shuo-Wei .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (12) :3216-3230
[6]   A 2.3-3.9 GHz Fractional-N Frequency Synthesizer with Charge Pump and TDC Calibration for Reduced Reference and Fractional Spurs [J].
Jiang, Junning ;
Yan, Tanwei ;
Zhou, Dadian ;
Karsilayan, Aydin Ilker ;
Silva-Martinez, Jose .
2021 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2021, :71-74
[7]  
Kennedy MP, 2019, ISSCC DIG TECH PAP I, V62, P272, DOI 10.1109/ISSCC.2019.8662327
[8]   Rigorous analysis of delta-sigma modulators for fractional-N PLL frequency synthesis [J].
Kozak, M ;
Kale, I .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (06) :1148-1162
[9]  
Santiccioli A, 2020, ISSCC DIG TECH PAP I, P268, DOI 10.1109/ISSCC19947.2020.9063094
[10]   On the Road to 6G: Visions, Requirements, Key Technologies, and Testbeds [J].
Wang, Cheng-Xiang ;
You, Xiaohu ;
Gao, Xiqi ;
Zhu, Xiuming ;
Li, Zixin ;
Zhang, Chuan ;
Wang, Haiming ;
Huang, Yongming ;
Chen, Yunfei ;
Haas, Harald ;
Thompson, John S. ;
Larsson, Erik G. ;
Di Renzo, Marco ;
Tong, Wen ;
Zhu, Peiying ;
Shen, Xuemin ;
Poor, H. Vincent ;
Hanzo, Lajos .
IEEE COMMUNICATIONS SURVEYS AND TUTORIALS, 2023, 25 (02) :905-974