Common-Mode Behavior Optimization for a D-Band Class-AB Power Amplifier Achieving 32 Gb/s in 22-nm CMOS FD-SOI

被引:0
作者
Venturini, Giacomo [1 ]
Reynaert, Patrick [1 ]
机构
[1] Katholieke Univ Leuven, Dept Elect Engn, B-3001 Leuven, Belgium
关键词
Layout; Gain; Power amplifiers; Power generation; Transistors; Metals; Logic gates; Linearity; Threshold voltage; Impedance matching; CMOS; D-band; linearity; millimeter-wave; power amplifier (PA); DESIGN;
D O I
10.1109/TMTT.2025.3533900
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a D-band (110-170 GHz) power amplifier (PA) for future 6G wireless infrastructure implemented using the 22-nm CMOS FD-SOI technology from GlobalFoundries. The design features a fully differential power combiner with extremely low insertion loss. The differential nature of the combiner, together with careful local bypass placing and sizing boost the common-mode-rejection-ratio (CMRR) of the output matching network (OMN), improving the power gain and output-referred 1-dB compression point (OP1(dB)) of the amplifier. The power stage is biased in deep class AB, inherently increasing back-off efficiency and OP1(dB) , and is cascaded to moderate class AB gain stages for overall flat gain response. Matching networks are implemented using stacked transformers, which are also exploited for supply and bias feed lines. Series resistors are placed on bias lines to stabilize the common-mode (CM) loops and are optimized for linearity. The small-signal gain of the amplifier is 16 dB, and the 3-dB bandwidth (BW) is 21 GHz centered at 140 GHz. The OPdB is 11.4 dBm, and the saturated output power (P-sat) is 14.6 dBm. The maximum power-added efficiency (PAE) and 6-dB backoff PAE are 10.6% and 2.8%, respectively. Applying a 16-QAM signal without any predistortion, the highest measured baud rate is 8 GB, resulting in a 32-Gb/s data rate, at an average output power and PAE of 8.1 dBm and 4.2%, respectively.
引用
收藏
页码:1975 / 1984
页数:10
相关论文
共 19 条
[1]  
Ahmed ASH, 2020, IEEE MTT S INT MICR, P492, DOI 10.1109/IMS30576.2020.9224012
[2]   Analysis of CMRR in Doubly-Tuned Transformer Baluns [J].
Bevilacqua, Andrea ;
Mazzanti, Andrea .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (12) :4874-4878
[3]  
CHANG K, 1983, IEEE T MICROW THEORY, V31, P91
[4]   An 18.6-dBm, 8-way-combined D-band Power Amplifier with 21.6% PAE in 22-nm FD-SOI CMOS [J].
Chien, Jeff Shih-Chieh ;
Lam, Eythan ;
Buckwalter, James F. .
2023 IEEE BICMOS AND COMPOUND SEMICONDUCTOR INTEGRATED CIRCUITS AND TECHNOLOGY SYMPOSIUM, BCICTS, 2023, :179-182
[5]   A 111-149-GHz, Compact Power-combined Amplifier With 17.5-dBm Psat, 16.5% Psat, in 22-nm CMOS FD-SOI [J].
Chien, Jeff Shih-Chieh ;
Buckwalter, James F. .
ESSCIRC 2022- IEEE 48TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2022, :453-456
[6]  
Cripps S.C., 2000, IEEE Microwave Magazine, V1, P64, DOI DOI 10.1109/MMW.2000.823830
[7]   D-Band and G-Band High-Performance GaN Power Amplifier MMICs [J].
Cwiklinski, Maciej ;
Brueckner, Peter ;
Leone, Stefano ;
Friesicke, Christian ;
Mabler, Hermann ;
Lozar, Roger ;
Wagner, Sandrine ;
Quay, Ruediger ;
Ambacher, Oliver .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2019, 67 (12) :5080-5089
[8]   Differential and common mode stability analysis of differential mm-wave CMOS amplifiers with capacitive neutralization [J].
Deferm, Noel ;
Reynaert, Patrick .
ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 80 (01) :1-12
[9]   A D- Band Complex Neutralization Cascode Power Amplifier with A Source-Gate Driven Cascode for Enhanced Bandwidth and Efficiency [J].
Eleraky, Mohamed ;
Wang, Hua .
2024 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, RFIC 2024, 2024, :183-186
[10]   45-nm CMOS SOI Technology Characterization for Millimeter-Wave Applications [J].
Inac, Ozgur ;
Uzunkol, Mehmet ;
Rebeiz, Gabriel M. .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2014, 62 (06) :1301-1311