A complementary two-dimensional material-based one instruction set computer

被引:2
作者
Ghosh, Subir [1 ]
Zheng, Yikai [1 ]
Rafiq, Musaib [2 ]
Ravichandran, Harikrishnan [1 ]
Sun, Yongwen [1 ]
Chen, Chen [3 ]
Goswami, Mrinmoy [4 ]
Sakib, Najam U. [1 ]
Sadaf, Muhtasim Ul Karim [1 ]
Pannone, Andrew [1 ]
Ray, Samriddha [1 ]
Redwing, Joan M. [3 ,5 ,6 ,7 ]
Yang, Yang [1 ,7 ,8 ]
Sahay, Shubham [2 ]
Das, Saptarshi [1 ,3 ,5 ,6 ,7 ]
机构
[1] Penn State Univ, Engn Sci & Mech, University Pk, PA 16802 USA
[2] Indian Inst Technol Kanpur, Elect Engn, Kanpur, India
[3] Penn State Univ, Crystal Consortium Mat Innovat Platform 2D, University Pk, PA 16802 USA
[4] Jadavpur Univ, Elect & Telecommun Engn, Kolkata, India
[5] Penn State Univ, Mat Sci & Engn, University Pk, PA 16802 USA
[6] Penn State Univ, Elect Engn, University Pk, PA 16802 USA
[7] Penn State Univ, Mat Res Inst, University Pk, PA 16802 USA
[8] Penn State Univ, Nucl Engn, University Pk, PA USA
基金
美国国家科学基金会;
关键词
WSE2; INTEGRATION; INSULATORS;
D O I
10.1038/s41586-025-08963-7
中图分类号
O [数理科学和化学]; P [天文学、地球科学]; Q [生物科学]; N [自然科学总论];
学科分类号
07 ; 0710 ; 09 ;
摘要
Silicon has enabled advancements in semiconductor technology through miniaturization, but scaling challenges necessitate the exploration of new materials1. Two-dimensional (2D) materials, with their atomic thickness and high carrier mobility, offer a promising alternative2, 3, 4-5. Although significant progress has been made in wafer-scale growth6, 7-8, high-performance field-effect transistors9, 10, 11, 12, 13, 14, 15, 16, 17, 18, 19-20 and circuits based on 2D materials21, 22-23, achieving complementary metal-oxide-semiconductor (CMOS) integration remains a challenge. Here, we present a 2D one instruction set computer based on CMOS technology, leveraging the heterogeneous integration of large-area n-type MoS2 and p-type WSe2 field-effect transistors. By scaling the channel length, incorporating a high-kappa gate dielectric and optimizing material growth and device postprocessing, we tailored the threshold voltages for both n- and p-type 2D field-effect transistors, achieving high drive currents and reduced subthreshold leakage. This enabled circuit operation below 3 V with an operating frequency of up to 25 kHz, which was constrained by parasitic capacitances, along with ultra-low power consumption in the picowatt range and a switching energy as low as approximately 100 pJ. Finally, we projected the performance of the one instruction set computer and benchmarked it against state-of-the-art silicon technology using an industry-standard SPICE-compatible BSIM-BULK model. This model was calibrated with experimental data that incorporate device-to-device variations. Although further advances are needed, this work marks a significant milestone in the application of 2D materials to microelectronics.
引用
收藏
页码:327 / 335
页数:21
相关论文
共 64 条
[1]  
Agarwal T, 2017, INT EL DEVICES MEET, DOI 10.1109/iedm.2017.8268336
[2]   Graphene and two-dimensional materials for silicon technology [J].
Akinwande, Deji ;
Huyghebaert, Cedric ;
Wang, Ching-Hua ;
Serna, Martha I. ;
Goossens, Stijn ;
Li, Lain-Jong ;
Wong, H. -S. Philip ;
Koppens, Frank H. L. .
NATURE, 2019, 573 (7775) :507-518
[3]   Impact of device scaling on the electrical properties of MoS2 field-effect transistors [J].
Arutchelvan, Goutham ;
Smets, Quentin ;
Verreck, Devin ;
Ahmed, Zubair ;
Gaur, Abhinav ;
Sutar, Surajit ;
Jussot, Julien ;
Groven, Benjamin ;
Heyns, Marc ;
Lin, Dennis ;
Asselberghs, Inge ;
Radu, Iuliana .
SCIENTIFIC REPORTS, 2021, 11 (01)
[4]   Rapid Flame Synthesis of Atomically Thin MoO3 down to Monolayer Thickness for Effective Hole Doping of WSe2 [J].
Cai, Lili ;
McClellan, Connor J. ;
Koh, Ai Leen ;
Li, Hong ;
Yalon, Eilam ;
Pop, Eric ;
Zheng, Xiaolin .
NANO LETTERS, 2017, 17 (06) :3854-3861
[5]   2D Semiconductor FETs-Projections and Design for Sub-10 nm VLSI [J].
Cao, Wei ;
Kang, Jiahao ;
Sarkar, Deblina ;
Liu, Wei ;
Banerjee, Kaustav .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (11) :3459-3469
[6]   Immunity to Contact Scaling in MoS2 Transistors Using in Situ Edge Contacts [J].
Cheng, Zhihui ;
Yu, Yifei ;
Singh, Shreya ;
Price, Katherine ;
Noyce, Steven G. ;
Lin, Yuh-Chen ;
Cao, Linyou ;
Franklin, Aaron D. .
NANO LETTERS, 2019, 19 (08) :5077-5085
[7]  
Chhowalla M, 2016, NAT REV MATER, V1, DOI [10.1038/natrevmats.2016.52, 10.1038/natrevmats2016.52]
[8]   Air-Stable P-Doping in Record High-Performance Monolayer WSe2 Devices [J].
Chiang, Chin-Cheng ;
Lan, Hao-Yu ;
Pang, Chin-Sheng ;
Appenzeller, Joerg ;
Chen, Zhihong .
IEEE ELECTRON DEVICE LETTERS, 2022, 43 (02) :319-322
[9]   High-Performance Monolayer WSe2 p/n FETs via Antimony-Platinum Modulated Contact Technology towards 2D CMOS Electronics [J].
Chou, Ang-Sheng ;
Lin, Yu-Tung ;
Lin, Yuxuan Cosmi ;
Hsu, Ching-Hao ;
Li, Ming-Yang ;
Liew, San-Lin ;
Chou, Sui-An ;
Chen, Hung-Yu ;
Chiu, Hsin-Yuan ;
Ho, Po-Hsun ;
Hsu, Ming-Chun ;
Hsu, Yu-Wei ;
Yang, Ning ;
Woon, Wei-Yen ;
Liao, Szuya ;
Hou, Duen-Huei ;
Chien, Chao-Hsin ;
Chang, Wen-Hao ;
Radu, Iuliana ;
Wu, Chih-I ;
Wong, H. -S. Philip ;
Wang, Han .
2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,
[10]   Antimony Semimetal Contact with Enhanced Thermal Stability for High Performance 2D Electronics [J].
Chou, Ang-Sheng ;
Wu, Tong ;
Cheng, Chao-Ching ;
Zhan, Shun-Siang ;
Ni, I-Chih ;
Wang, Shih-Yun ;
Chang, Yu-Chen ;
Liew, San-Lin ;
Chen, Edward ;
Chang, Wen-Hao ;
Wu, Chih-, I ;
Cai, Jin ;
Wong, H-S Philip ;
Wang, Han .
2021 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2021,