PROCESSOR DESIGN AND APPLICATION OF FUTURISTIC

被引:0
|
作者
Misra, Neeraj Kumar [1 ]
Pathak, Nirupma [2 ]
Bhoi, Bandan Kumar [3 ]
Ahmadpour, Seyed-Sajad [4 ]
Kassa, Sankit R. [5 ]
Navimipour, Nima Jafari [6 ]
机构
[1] VIT AP Univ, Sch Elect Engn, Amaravati 522237, Andhra Pradesh, India
[2] Koneru Lakshmaiah Educ Fdn, Dept Comp Sci & Engn, Vaddeswaram 522502, Andhra Pradesh, India
[3] Veer Surendra Sai Univ Technol, Dept Elect & Telecommun, Burla 768018, Odisha, India
[4] Kadir Has Univ, Fac Engn & Nat Sci, Dept Comp Engn, Istanbul, Turkiye
[5] Symbiosis Int Univ Pune, Symbiosis Inst Technol, Elect & Telecommun Dept, Pune, Maharashtra, India
[6] Natl Yunlin Univ Sci & Technol, Future Technol Res Ctr, Touliu 64002, Taiwan
关键词
QCA; Computing; Processor; Sequence counter; Decoder; Nanotechnology; Algorithm; low Power; DOT CELLULAR-AUTOMATA; 2-TO-4; DECODER; FLIP-FLOP; DISSIPATION; CONSUMPTION; COUNTERS; ROBUST;
D O I
10.2298/FUEE2501163M
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many devices consist of low-power processor. Quantum-dot-cellular-automata (QCA) based processor designs provide enhanced performance compared with conventional metal-oxide-semiconductor (MOS) based processors. Nanocomputing-based processors are often energy-efficient. We have developed Nanotechnology QCA-based different subcomponents of processor such as 2-to-4 decoder, 3-to-8 decoder, Delay Flip-flop (D-FF), and sequence counter. A potential energy proof has been measured in the 2-to-4 decoder design. The synthesis approach algorithm has been presented for all designs. Further, the potential energy calculation results show for 2-to-4 decoder. According to the synthesis results 2-to-4 decoder has improved 82.3% cell count, 86% area, and 85% latency over previous work. Comparing the primitive results with the prior one, results improved by 64% and 76% in terms of cell count and area in the design of the 3-to-8 decoder. Among the different components of the processor is D-FF, which has an improvement of 66.37% in cell counts and 62.5% in area over the prior design. Primitive results have improved, including latency, cell count, and area, showing the proposed processor design is comparable to lowpower devices and high speed. In terms of balance power, the proposed subcomponent of the processor will benefit low power device.
引用
收藏
页码:163 / 186
页数:24
相关论文
共 50 条
  • [41] DESIGN OF NOVEL VEDIC ASYNCHRONOUS DIGITAL SIGNAL PROCESSOR CORE
    Deepthi, P.
    Chakravarthi, Veena S.
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [42] Constraint Programming Approach to Reconfigurable Processor Extension Generation and Application Compilation
    Martin, Kevin
    Wolinski, Christophe
    Kuchcinski, Krzysztof
    Floch, Antoine
    Charot, Francois
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2012, 5 (02)
  • [43] Design of magnetic dipole based 3D integration nano-circuits for future electronics application
    Bhoi, Bandan Kumar
    Misra, Neeraj Kumar
    Pradhan, Manoranjan
    INTERNATIONAL JOURNAL OF NANO DIMENSION, 2018, 9 (04) : 374 - 385
  • [44] Present and futuristic military applications of nanodevices
    Kharat, DK
    Muthurajan, H
    Praveenkumar, B
    SYNTHESIS AND REACTIVITY IN INORGANIC METAL-ORGANIC AND NANO-METAL CHEMISTRY, 2006, 36 (02) : 231 - 235
  • [45] Low-Power Embedded Processor Design Using Branch Direction
    Park, Gi-Ho
    Park, Jung-Wook
    Jung, Gunok
    Kim, Shin-Dug
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (12) : 3180 - 3181
  • [46] Recent Progress of Biomedical Processor SoC for Wearable Healthcare Application: A Review
    Yoshimoto, Masahiko
    Izumi, Shintaro
    IEICE TRANSACTIONS ON ELECTRONICS, 2019, E102C (04) : 245 - 259
  • [47] Method to Design Low-power Embedded Processor for Wireless Endoscope
    Xu Xinfeng
    Hei Yong
    2009 3RD INTERNATIONAL CONFERENCE ON BIOINFORMATICS AND BIOMEDICAL ENGINEERING, VOLS 1-11, 2009, : 1284 - 1287
  • [48] A GENERALIZED MATRIX-DECOMPOSITION PROCESSOR FOR JOINT MIMO TRANSCEIVER DESIGN
    Wu, Yu-Chi
    Tsai, Pei-Yun
    2017 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2017, : 1153 - 1157
  • [49] A processor for IoT applications: An assessment of design space and trade-offs
    Johann, Sergio F.
    Moreira, Matheus T.
    Heck, Leandro S.
    Calazans, Ney L. V.
    Hessel, Fabiano P.
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 42 : 156 - 164
  • [50] Architectural design and FPGA implementation of radix-4 CORDIC processor
    Bhattacharyya, Kaushik
    Biswas, Rakesh
    Dhar, Anindya Sundar
    Banerjee, Swapna
    MICROPROCESSORS AND MICROSYSTEMS, 2010, 34 (2-4) : 96 - 101