PROCESSOR DESIGN AND APPLICATION OF FUTURISTIC

被引:0
|
作者
Misra, Neeraj Kumar [1 ]
Pathak, Nirupma [2 ]
Bhoi, Bandan Kumar [3 ]
Ahmadpour, Seyed-Sajad [4 ]
Kassa, Sankit R. [5 ]
Navimipour, Nima Jafari [6 ]
机构
[1] VIT AP Univ, Sch Elect Engn, Amaravati 522237, Andhra Pradesh, India
[2] Koneru Lakshmaiah Educ Fdn, Dept Comp Sci & Engn, Vaddeswaram 522502, Andhra Pradesh, India
[3] Veer Surendra Sai Univ Technol, Dept Elect & Telecommun, Burla 768018, Odisha, India
[4] Kadir Has Univ, Fac Engn & Nat Sci, Dept Comp Engn, Istanbul, Turkiye
[5] Symbiosis Int Univ Pune, Symbiosis Inst Technol, Elect & Telecommun Dept, Pune, Maharashtra, India
[6] Natl Yunlin Univ Sci & Technol, Future Technol Res Ctr, Touliu 64002, Taiwan
关键词
QCA; Computing; Processor; Sequence counter; Decoder; Nanotechnology; Algorithm; low Power; DOT CELLULAR-AUTOMATA; 2-TO-4; DECODER; FLIP-FLOP; DISSIPATION; CONSUMPTION; COUNTERS; ROBUST;
D O I
10.2298/FUEE2501163M
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many devices consist of low-power processor. Quantum-dot-cellular-automata (QCA) based processor designs provide enhanced performance compared with conventional metal-oxide-semiconductor (MOS) based processors. Nanocomputing-based processors are often energy-efficient. We have developed Nanotechnology QCA-based different subcomponents of processor such as 2-to-4 decoder, 3-to-8 decoder, Delay Flip-flop (D-FF), and sequence counter. A potential energy proof has been measured in the 2-to-4 decoder design. The synthesis approach algorithm has been presented for all designs. Further, the potential energy calculation results show for 2-to-4 decoder. According to the synthesis results 2-to-4 decoder has improved 82.3% cell count, 86% area, and 85% latency over previous work. Comparing the primitive results with the prior one, results improved by 64% and 76% in terms of cell count and area in the design of the 3-to-8 decoder. Among the different components of the processor is D-FF, which has an improvement of 66.37% in cell counts and 62.5% in area over the prior design. Primitive results have improved, including latency, cell count, and area, showing the proposed processor design is comparable to lowpower devices and high speed. In terms of balance power, the proposed subcomponent of the processor will benefit low power device.
引用
收藏
页码:163 / 186
页数:24
相关论文
共 50 条
  • [31] Design of QCA based N-bit single layer shift register using efficient JK Flip Flop for nano-communication applications
    Bashir, Sadaf
    Yaqoob, Salma
    Ahmed, Suhaib
    NANO COMMUNICATION NETWORKS, 2023, 36
  • [32] A Survey on Application Specific Processor Architectures for Digital Hearing Aids
    Lukas Gerlach
    Guillermo Payá-Vayá
    Holger Blume
    Journal of Signal Processing Systems, 2022, 94 : 1293 - 1308
  • [33] Twiddle Factor generation using CORDIC Processor for Fingerprint Application
    Shinde, Suraj N.
    2015 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONTROL (IC4), 2015,
  • [34] Design Space Exploration of 1-D FFT Processor
    Liu, Shaohan
    Liu, Dake
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2018, 90 (11): : 1609 - 1621
  • [35] Low power network processor design using clock gating
    Luo, Y
    Yu, J
    Yang, J
    Bhuyan, L
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 712 - 715
  • [36] A Survey on Application Specific Processor Architectures for Digital Hearing Aids
    Gerlach, Lukas
    Paya-Vaya, Guillermo
    Blume, Holger
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2022, 94 (11): : 1293 - 1308
  • [37] Unlocking the design secrets a 2.29 Gb/s Rijndael processor
    Schaumont, PR
    Kuo, H
    Verbauwhede, IM
    39TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2002, 2002, : 634 - 639
  • [38] The design and implementation of the massively parallel processor based on the matrix architecture
    Noda, Hideyuki
    Nakajima, Masami
    Dosaka, Katsumi
    Nakata, Kiyoshi
    Higashida, Motoki
    Yamamoto, Osamu
    Mizumoto, Katsuya
    Tanizaki, Tetsushi
    Gyohten, Takayuki
    Okuno, Yoshihiro
    Kondo, Hiroyuki
    Shimazu, Yukihiko
    Arimoto, Kazutami
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (01) : 183 - 192
  • [39] Design of an Elliptic Curve Cryptography Processor for RFID Tag Chips
    Liu, Zilong
    Liu, Dongsheng
    Zou, Xuecheng
    Lin, Hui
    Cheng, Jian
    SENSORS, 2014, 14 (10): : 17883 - 17904
  • [40] IndiRA: Design and Implementation of a Pipelined RISC-V Processor
    Tiwari, Ankita
    Guha, Prithwijit
    Trivedi, Gaurav
    Gupta, Nitesh
    Jayaraj, Navneeth
    Pidanic, Jan
    2023 33RD INTERNATIONAL CONFERENCE RADIOELEKTRONIKA, RADIOELEKTRONIKA, 2023,