PROCESSOR DESIGN AND APPLICATION OF FUTURISTIC

被引:0
|
作者
Misra, Neeraj Kumar [1 ]
Pathak, Nirupma [2 ]
Bhoi, Bandan Kumar [3 ]
Ahmadpour, Seyed-Sajad [4 ]
Kassa, Sankit R. [5 ]
Navimipour, Nima Jafari [6 ]
机构
[1] VIT AP Univ, Sch Elect Engn, Amaravati 522237, Andhra Pradesh, India
[2] Koneru Lakshmaiah Educ Fdn, Dept Comp Sci & Engn, Vaddeswaram 522502, Andhra Pradesh, India
[3] Veer Surendra Sai Univ Technol, Dept Elect & Telecommun, Burla 768018, Odisha, India
[4] Kadir Has Univ, Fac Engn & Nat Sci, Dept Comp Engn, Istanbul, Turkiye
[5] Symbiosis Int Univ Pune, Symbiosis Inst Technol, Elect & Telecommun Dept, Pune, Maharashtra, India
[6] Natl Yunlin Univ Sci & Technol, Future Technol Res Ctr, Touliu 64002, Taiwan
关键词
QCA; Computing; Processor; Sequence counter; Decoder; Nanotechnology; Algorithm; low Power; DOT CELLULAR-AUTOMATA; 2-TO-4; DECODER; FLIP-FLOP; DISSIPATION; CONSUMPTION; COUNTERS; ROBUST;
D O I
10.2298/FUEE2501163M
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many devices consist of low-power processor. Quantum-dot-cellular-automata (QCA) based processor designs provide enhanced performance compared with conventional metal-oxide-semiconductor (MOS) based processors. Nanocomputing-based processors are often energy-efficient. We have developed Nanotechnology QCA-based different subcomponents of processor such as 2-to-4 decoder, 3-to-8 decoder, Delay Flip-flop (D-FF), and sequence counter. A potential energy proof has been measured in the 2-to-4 decoder design. The synthesis approach algorithm has been presented for all designs. Further, the potential energy calculation results show for 2-to-4 decoder. According to the synthesis results 2-to-4 decoder has improved 82.3% cell count, 86% area, and 85% latency over previous work. Comparing the primitive results with the prior one, results improved by 64% and 76% in terms of cell count and area in the design of the 3-to-8 decoder. Among the different components of the processor is D-FF, which has an improvement of 66.37% in cell counts and 62.5% in area over the prior design. Primitive results have improved, including latency, cell count, and area, showing the proposed processor design is comparable to lowpower devices and high speed. In terms of balance power, the proposed subcomponent of the processor will benefit low power device.
引用
收藏
页码:163 / 186
页数:24
相关论文
共 50 条
  • [1] Design of Application Specific Processor for H.264 Inverse Transform and Quantization
    Lee, Jae-Jin
    Park, SeongMo
    Eum, NakWoong
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 496 - 499
  • [2] Design of Multi-mode Processor for Embedded Application
    Chen, Keming
    Qi, Lingling
    PROCEEDINGS OF THE 2009 PACIFIC-ASIA CONFERENCE ON CIRCUITS, COMMUNICATIONS AND SYSTEM, 2009, : 392 - +
  • [3] Domain specific tools and methods for application in security processor design
    Schaumont, P
    Verbauwhede, I
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2002, 7 (04) : 365 - 383
  • [4] Domain Specific Tools and Methods for Application in Security Processor Design
    Patrick Schaumont
    Ingrid Verbauwhede
    Design Automation for Embedded Systems, 2002, 7 : 365 - 383
  • [5] DVFS-aware motion estimation design scheme based on bandwidth-rate-distortion optimization in application processor systems
    Hsieh, Jui-Hung
    Huang, Jian-Hao
    Wang, Hung-Ren
    INTEGRATION-THE VLSI JOURNAL, 2017, 57 : 74 - 80
  • [6] Automatic Design of Application-Specific Reconfigurable Processor Extensions with UPaK Synthesis Kernel
    Wolinski, Christophe
    Kuchcinski, Krzysztof
    Raffin, Erwan
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2009, 15 (01)
  • [7] KAVUAKA: A Low Power Application Specific Hearing Aid Processor
    Gerlach, Lukas
    Paya-Vaya, Guillermo
    Blume, Holger
    2019 IFIP/IEEE 27TH INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2019, : 99 - 104
  • [8] Design of a memristor based fuzzy processor
    Tarkhan, Mahdi
    Maymandi-Nejad, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2018, 84 : 331 - 341
  • [9] Design and Implementation of Parallel Pipeline Processor
    Fan, Hongyu
    Zhang, Hui
    Jiang, Nan
    Guo, Dongwei
    PROCEEDINGS OF THE 2017 2ND INTERNATIONAL CONFERENCE ON MATERIALS SCIENCE, MACHINERY AND ENERGY ENGINEERING (MSMEE 2017), 2017, 123 : 370 - 374
  • [10] Cost-effective architecture of decoder circuits and futuristic scope in the era of nano-computing
    Bhoi, B. Kumar
    Misra, N. Kumar
    Bharti, P.
    SCIENTIA IRANICA, 2023, 30 (02) : 477 - 491