New Method of Creating Through Silicon Vias for Next Generation Packaging Techniques

被引:1
|
作者
Nelson, Zachary [1 ]
Mo, Alice [2 ]
Theogarajan, Luke [1 ]
机构
[1] Univ Calif Santa Barbara, Elect Engn, Santa Barbara, CA 93106 USA
[2] Univ Calif Santa Barbara, Mech Engn, Santa Barbara, CA 93106 USA
关键词
3D integration; through silicon vias (TSV); silver ink; packaging;
D O I
10.1109/ECTC51529.2024.00372
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As chip designs increase in complexity 3D multidie packaging is becoming more appealing as a solution to increasing the complexity of designs while maintaining high density. High aspect ratios of through silicon vias require wafer-thinning to enable high-quality metallization. Unfortunately, the removal of large amounts of silicon during wafer thinning leads to non uniformity across wafers and exacerbates sample-to-sample variation. We present an alternative metallization approach for high-aspect ratio silicon vias removing the need for waferthinning. We demonstrate a means of flood filling (not inkjet printer dependant) with colloidal conductive ink to overcome the challenges of high-aspect ratio metallization. Our approach yields high density vias with 20 mu m via diameters, an aspect ratio of 1:19 on a 72 mu m pitch and an average resistance of 36.8 m Omega.
引用
收藏
页码:2189 / 2193
页数:5
相关论文
共 50 条
  • [1] Through silicon vias technology for CMOS image sensors packaging
    Henry, D.
    Jacquet, F.
    Neyret, M.
    Baillin, X.
    Enot, T.
    Lapras, V.
    Brunet-Manquat, C.
    Charbonnier, J.
    Aventurier, B.
    Sillon, N.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 556 - 562
  • [2] Through-silicon vias enable next-generation SiGe power amplifiers for wireless communications
    Joseph, A. J.
    Gills, J. D.
    Doherty, M.
    Lindgren, P. J.
    Previti-Kelly, R. A.
    Malladi, R. M.
    Wang, P. -C.
    Erturk, M.
    Ding, H.
    Gebreselasie, E. G.
    McPartlin, M. J.
    Dunn, J.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) : 635 - 648
  • [3] Through-silicon vias enable next-generation SiGe power amplifiers for wireless communications
    Joseph, Alvin J.
    Gillis, John D.
    Doherty, Mark
    Lindgren, Peter J.
    Previti-Kelly, Rosemary A.
    Malladi, Ramana M.
    Wang, Ping-Chuan
    Erturk, Mete
    Ding, Hanyi
    Gebreselasie, Ephrem G.
    McPartlin, Michael J.
    Dunn, James
    IBM Journal of Research and Development, 2008, 52 (06): : 635 - 648
  • [4] 3-D silicon integration and silicon packaging technology using silicon through-vias
    Knickerbocker, John U.
    Patel, Chirag S.
    Andry, Paul S.
    Tsang, Cornelia K.
    Buchwalter, L. Paivikki
    Sprogis, Edmund J.
    Gan, Hua
    Horton, Raymond R.
    Polastre, Robert J.
    Wright, Steven L.
    Cotte, John A.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) : 1718 - 1725
  • [5] Miniaturized Thermal Flow Sensors with Through Silicon Vias for Flip-Chip Packaging
    Sosna, C.
    Kropp, M.
    Lang, W.
    Buchner, R.
    2010 IEEE SENSORS, 2010, : 2460 - 2463
  • [6] Parametric studies of nanoscale through-silicon vias under the reflow in advanced packaging
    Wu, Luchao
    Liu, Ziyu
    Wang, Jun
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2025, 185
  • [7] New Passivating Chemistries for the Deep Etching of Through Silicon Vias
    Nicoll, William L.
    Eisenbraun, Eric
    Gupta, Rahul
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2013, 26 (04) : 500 - 505
  • [8] Through glass via: the next generation advanced packaging solution
    不详
    PHYSICS AND CHEMISTRY OF GLASSES-EUROPEAN JOURNAL OF GLASS SCIENCE AND TECHNOLOGY PART B, 2023, 64 (05): : 162 - 162
  • [9] Mechanical reliability of silicon wafers with through-wafer vias for wafer-level packaging
    Polyakov, A
    Bartek, M
    Burghartz, JN
    MICROELECTRONICS RELIABILITY, 2002, 42 (9-11) : 1783 - 1788
  • [10] Through Silicon Vias Technology for CMOS Image Sensors Packaging: Presentation of Technology and Electrical Results
    Henry, D.
    Charbonnier, J.
    Chausse, P.
    Jacquet, F.
    Aventurier, B.
    Brunet-Manquat, C.
    Lapras, V.
    Anciant, R.
    Sillon, X.
    Dunne, B.
    Hotellier, A.
    Michailos, J.
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 35 - +