A 48-56 GHz > 1 dBm-HB1dB Sub-Sampling Eight-Path-Filter Receiver With Fully-Integrated LO Generation and On-Chip Antenna

被引:0
作者
Gao, Yang [1 ]
Phan, Khoi T. [1 ]
Wong, Chun Loi [1 ]
Chiu, Chi-Yuk [1 ]
Luong, Howard C. [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Hong Kong, Peoples R China
关键词
Power harmonic filters; Harmonic analysis; Time-frequency analysis; Radio frequency; System-on-chip; Mixers; Power demand; Gain; Resistance; Receiving antennas; Calibration; duty cycle; linearity; local oscillator (LO) generation; millimeter wave; mixer; mixer-first; N-path filter (NPF); on-chip antenna (OCA); phase; receiver; sub-sampling; R-C CIRCUITS; NOISE-FIGURE; MIXER-1ST; TOLERANT;
D O I
10.1109/JSSC.2024.3480957
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a 48-56 GHz mixer-first fourth-harmonic sub-sampling eight-path-filter receiver integrating an on-chip differential dipole antenna, a six-port hybrid coupler, and an eight-phase 12.5-duty-cycle local oscillator (LO) generator with phase and duty-cycle calibration. A sub-sampling gapped eight-path-filter configuration is proposed to relax LO operating frequency and rise/fall time requirements so that LO power consumption can be reduced significantly. An on-chip antenna (OCA) employs crossed artificial-magnetic-conductor patterns to improve its power gain. A six-port transformer-based quadrature hybrid coupler is employed for both input matching and radio frequency (RF) quadrature signal generation. Fabricated in Taiwan Semiconductor Manufacturing Company (TSMC) 28 nm CMOS technology, the receiver prototype achieves a peak gain of 17.3 dB, a minimum noise figure (NF) of 14.7 dB, IP1dB of -12 dBm, a peak in-band IIP3 of + 4.0 dBm, an out-of-band (OOB)-B1dB of + 0.8 dBm, and > 1 dBm HB1dB while consuming 80.2-99.7 mW. With the OCA, the receiver system achieves a peak gain of 11 dB, demonstrating a maximum 3.6 Gb/s data rate at an air distance of 25 cm.
引用
收藏
页数:14
相关论文
共 27 条
  • [1] A 43-97-GHz Mixer-First Front-End With Quadrature Input Matching and On-Chip Image Rejection
    Ahmed, Amr
    Huang, Min-Yu
    Munzer, David
    Wang, Hua
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (03) : 705 - 714
  • [2] Implications of Passive Mixer Transparency for Impedance Matching and Noise Figure in Passive Mixer-First Receivers
    Andrews, Caroline
    Molnar, Alyosha C.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (12) : 3092 - 3103
  • [3] A Passive Mixer-First Receiver With Digitally Controlled and Widely Tunable RF Interface
    Andrews, Caroline
    Molnar, Alyosha C.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (12) : 2696 - 2708
  • [4] [Anonymous], 1976, Tech. Rep. 150-9
  • [5] Araei S., 2023, IEEE INT SOLID STATE, P18
  • [6] A 4-31GHz Direct-Conversion Receiver Employing Frequency-Translated Feedback
    Dean, Jacob
    Hari, Sandeep
    Bhat, Avinash
    Floyd, Brian A.
    [J]. ESSCIRC 2021 - IEEE 47TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE (ESSCIRC), 2021, : 187 - 190
  • [7] A 50-67-GHz Transformer-Based Six-Port Balanced-to-Unbalanced Quadrature Hybrid Coupler
    Gao, Yang
    Luong, Howard C.
    [J]. IEEE SOLID-STATE CIRCUITS LETTERS, 2024, 7 : 139 - 142
  • [8] A Reflection-Mode N-Path Filter Tunable From 6 to 31 GHz
    Hari, Sandeep
    Ellington, Cody J.
    Floyd, Brian A.
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2023, 58 (07) : 1973 - 1986
  • [9] Approaches to Nonoverlapping Clock Generation for RF to Millimeter-Wave Mixer-First Receivers
    Hari, Sandeep
    Bhat, Avinash
    Wilson, Charley
    Floyd, Brian
    [J]. 2019 IEEE MTT-S INTERNATIONAL MICROWAVE CONFERENCE ON HARDWARE AND SYSTEMS FOR 5G AND BEYOND (IMC-5G), 2019,
  • [10] A 3.7-6.5GHz 8-Phase N-Path Mixer-First Receiver with LO Overlap Suppression Achieving <5dB NF and >5dBm OOB B1dB
    Huang, Shimin
    Molnar, Alyosha
    [J]. 2021 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2021, : 87 - 90