共 50 条
- [21] Memory Compact High-Speed QC-LDPC Decoder Based on FPGA [J]. Xibei Gongye Daxue Xuebao/Journal of Northwestern Polytechnical University, 2019, 37 (03): : 515 - 522
- [25] High-Speed and Low-Complexity Modular Reduction Design for CRYSTALS-Kyber [J]. 2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 616 - 620
- [26] High-Speed Low-Complexity Three-Parallel Reed-Solomon Decoder for 6-Gbps mmWave WPAN Systems [J]. 2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 515 - 518
- [27] A Layered QC-LDPC Decoder Architecture for High Speed Communication System [J]. 2012 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2012, : 475 - 478
- [29] Research and implementation of high-speed and low-complexity reconfigurable L& R algorithm [J]. Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics, 2022, 44 (05): : 1685 - 1693