Pass-Transistor-Enabled Split Input Voltage Level Shifter for Ultra-Low-Power Applications

被引:0
|
作者
Chandrasekhar, Chakali [1 ]
Basha, Mohammed Mahaboob [2 ]
Das, Sari Mohan [3 ]
Hemakesavulu, Oruganti [4 ]
Dholvan, Mohan [2 ]
Syed, Javed [5 ]
机构
[1] Sri Venkateswara Coll Engn, Dept ECE, Tirupati 517507, AP, India
[2] Sreenidhi Inst Sci & Technol Autonomous, Dept ECE, Hyderabad 501301, TG, India
[3] SVR Engn Coll, Dept ECE, Nandyal 518501, AP, India
[4] Annamacharya Univ, Dept EEE, Rajampet 516126, AP, India
[5] King Khalid Univ, Coll Engn, Dept Mech Engn, Abha 61421, Saudi Arabia
关键词
low threshold voltage; power-efficient; sub-threshold operation; multi-threshold CMOS; IoT applications; HIGH-SPEED; CURRENT MIRROR; SUBTHRESHOLD; LOGIC; ROBUST;
D O I
10.3390/mi16010064
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
In modern ICs, sub-threshold voltage management plays a significant role due to its perspective on energy efficiency and speed performance. Level shifters (LSs) play a critical role in signal exchange among multiple voltage domains by ensuring signal integrity and the reliable operation of ICs. In this article, a Pass-Transistor-Enabled Split Input Voltage Level Shifter (PVLS) is designed for area, delay, and power-efficient applications with a wide voltage conversion range. The represented low-power LS structure is a general blend of both pull-up and pull-down networks that perform level-up or level-down shifts. The proposed PVLS is incorporated with the multi-threshold CMOS technique and a load-balancing driving split inverter to limit high static current, leakage power, and performance degradation. The schematic structure could be able to convert voltages from low to high as well as high to low. The architecture design has the lowest silicon area. The implementation of the proposed design was taken under 55 nm CMOS technology. The represented LS could be able to convert voltage ranges between 0.3 V and 1.3 V, which has a dynamic power of 2.00 nW. The overall propagation delay of the LS is 90 ps and an area of 7.66 mu m2 for an input frequency of 1 MHz.
引用
收藏
页数:13
相关论文
共 50 条
  • [41] Rapid Low Power Voltage Level Shifter Utilizing Regulated Cross Coupled Pull Up Network
    kiran, Sai N.
    Vignesh, N. Arun
    Kanithan, S.
    Sravani, K.
    Kumari, Ch Usha
    Swathi, K.
    Kumareshan, N.
    Nair, Prajith Prakash
    2021 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2021,
  • [42] A Low-Power Level Shifter With Logic Error Correction for Extremely Low-Voltage Digital CMOS LSIs
    Osaki, Yuji
    Hirose, Tetsuya
    Kuroki, Nobutaka
    Numa, Masahiro
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (07) : 1776 - 1783
  • [43] A Novel Ultra-Low-Power, Low-Voltage, Ultra-High Output Resistance and Uniquely High Bandwidth Femto-Ampere Current Mirror
    Azhari, Seyed Javad
    Nickhah, Ghader
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (09) : 3527 - 3548
  • [44] An Ultra-Low Power Voltage-to-Time Converter (VTC) Circuit for Low Power and Low Speed Applications
    Hassan, Ali H.
    Mostafa, Hassan
    Ismail, Tawfik
    Gabran, S. R. I.
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 178 - 182
  • [45] A Novel Ultra-Low-Power, Low-Voltage, Ultra-High Output Resistance and Uniquely High Bandwidth Femto-Ampere Current Mirror
    Seyed Javad Azhari
    Ghader Nickhah
    Circuits, Systems, and Signal Processing, 2017, 36 : 3527 - 3548
  • [46] Self-Cascode MOSFET with a Self-Biased Body Effect for Ultra-Low-Power Voltage Reference Generator
    Zhang, Hao
    Huang, Mengshu
    Zhang, Yimeng
    Yoshihara, Tsutomu
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (06) : 859 - 866
  • [47] Low Voltage and Low Power Divide-By-2/3 Counter Design Using Pass Transistor Logic Circuit Technique
    Hwang, Yin-Tsung
    Lin, Jin-Fa
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (09) : 1738 - 1742
  • [48] A 3.9 ppm/°C, 31.5 ppm/V ultra-low-power subthreshold CMOS-only voltage reference
    Liao, Jinrui
    Zeng, Yanhan
    Li, Jintao
    Yang, Jingci
    Tan, Hong-Zhou
    MICROELECTRONICS JOURNAL, 2020, 96
  • [49] A Split-Input Driver-Enabled High-Speed and Energy-Efficient Level Shifter Using Hybrid Pull-Up Network
    A. V. Mayakkannan
    Selvakumar Rajendran
    Srihari Kannan
    Arvind Chakrapani
    V. K. Shanmuganathan
    Circuits, Systems, and Signal Processing, 2022, 41 : 2308 - 2321
  • [50] Design and Analysis of CMOS-Compatible III-V Compound Electron-Hole Bilayer Tunneling Field-Effect Transistor for Ultra-Low-Power Applications
    Kim, Sung Yoon
    Seo, Jae Hwa
    Yoon, Young Jun
    Lee, Ho-Young
    Lee, Seong Min
    Cho, Seongjae
    Kang, In Man
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2015, 15 (10) : 7486 - 7492