Pass-Transistor-Enabled Split Input Voltage Level Shifter for Ultra-Low-Power Applications

被引:0
|
作者
Chandrasekhar, Chakali [1 ]
Basha, Mohammed Mahaboob [2 ]
Das, Sari Mohan [3 ]
Hemakesavulu, Oruganti [4 ]
Dholvan, Mohan [2 ]
Syed, Javed [5 ]
机构
[1] Sri Venkateswara Coll Engn, Dept ECE, Tirupati 517507, AP, India
[2] Sreenidhi Inst Sci & Technol Autonomous, Dept ECE, Hyderabad 501301, TG, India
[3] SVR Engn Coll, Dept ECE, Nandyal 518501, AP, India
[4] Annamacharya Univ, Dept EEE, Rajampet 516126, AP, India
[5] King Khalid Univ, Coll Engn, Dept Mech Engn, Abha 61421, Saudi Arabia
关键词
low threshold voltage; power-efficient; sub-threshold operation; multi-threshold CMOS; IoT applications; HIGH-SPEED; CURRENT MIRROR; SUBTHRESHOLD; LOGIC; ROBUST;
D O I
10.3390/mi16010064
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
In modern ICs, sub-threshold voltage management plays a significant role due to its perspective on energy efficiency and speed performance. Level shifters (LSs) play a critical role in signal exchange among multiple voltage domains by ensuring signal integrity and the reliable operation of ICs. In this article, a Pass-Transistor-Enabled Split Input Voltage Level Shifter (PVLS) is designed for area, delay, and power-efficient applications with a wide voltage conversion range. The represented low-power LS structure is a general blend of both pull-up and pull-down networks that perform level-up or level-down shifts. The proposed PVLS is incorporated with the multi-threshold CMOS technique and a load-balancing driving split inverter to limit high static current, leakage power, and performance degradation. The schematic structure could be able to convert voltages from low to high as well as high to low. The architecture design has the lowest silicon area. The implementation of the proposed design was taken under 55 nm CMOS technology. The represented LS could be able to convert voltage ranges between 0.3 V and 1.3 V, which has a dynamic power of 2.00 nW. The overall propagation delay of the LS is 90 ps and an area of 7.66 mu m2 for an input frequency of 1 MHz.
引用
收藏
页数:13
相关论文
共 50 条
  • [21] A High Performance and Low Power Subthreshold Voltage Level Shifter Design
    Kapoor, Ananya
    Thapar, Ayush
    Jha, Chaitanya Shanker
    Kumar, Chaudhry Indra
    PROCEEDINGS OF THE 37TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, VLSID 2024 AND 23RD INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, ES 2024, 2024, : 623 - 627
  • [22] Energy efficient low static-power voltage level shifter
    Maroof, Naeem
    Sohail, Muhammad
    Shin, Hyunchul
    IEICE ELECTRONICS EXPRESS, 2015, 12 (18):
  • [23] An efficient high speed and low power voltage-level shifter
    Rezaei, Neda
    Mirhassani, Mitra
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 138
  • [24] A wide input voltage range level shifter circuit for extremely low-voltage digital LSIs
    Osaki, Yuji
    Hirose, Tetsuya
    Kuroki, Nobutaka
    Numa, Masahiro
    IEICE ELECTRONICS EXPRESS, 2011, 8 (12): : 890 - 896
  • [25] A Novel Ultra-Low-Power Low-Voltage Femto-AmpSre Current Mirror
    Monfaredi, Khalil
    Baghtash, Hassan Faraji
    Azhari, Seyed Javad
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2012, 31 (03) : 833 - 847
  • [26] A Novel Ultra-Low-Power Low-Voltage Femto-Ampère Current Mirror
    Khalil Monfaredi
    Hassan Faraji Baghtash
    Seyed Javad Azhari
    Circuits, Systems, and Signal Processing, 2012, 31 : 833 - 847
  • [27] A High-Speed and Power-Efficient Voltage Level Shifter for Dual-Supply Applications
    Hosseini, Seyed Rasool
    Saberi, Mehdi
    Lotfi, Reza
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (03) : 1154 - 1158
  • [28] A subthreshold low-noise amplifier optimized for ultra-low-power applications in the ISM band
    Do, Aaron V.
    Boon, Chirn Chye
    Do, Manh Anh
    Yeo, Kiat Seng
    Cabuk, Alper
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2008, 56 (02) : 286 - 292
  • [29] Fast and ultra-low energy subthreshold level shifter using split-gate buffer for low-power digital VLSI systems
    S. A. Sivakumar
    B. Senthilkumar
    Selvakumar Rajendran
    Analog Integrated Circuits and Signal Processing, 2025, 123 (2)
  • [30] A High-Speed and Ultra Low-Power Subthreshold Signal Level Shifter
    Maghsoudloo, Esmaeel
    Rezaei, Masoud
    Sawan, Mohamad
    Gosselin, Benoit
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (05) : 1164 - 1172