A Low-Power 5-Bit Two-Step Flash Analog-to-Digital Converter with Double-Tail Dynamic Comparator in 90 nm Digital CMOS

被引:0
作者
George, Reena [1 ]
Ch, Nagesh [1 ]
机构
[1] IIIT Senapati, Dept ECE, Mantripukhri 795002, Manipur, India
关键词
two-step flash; auto-control switching; DTDC; low power; ADC; ADC; 6-BIT;
D O I
10.3390/jlpea14040053
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Low-power portable devices play a major role in IoT applications, where the analog-to-digital converters (ADCs) are very important components for the processing of analog signals. In this paper, a 5-bit two-step flash ADC with a low-power double-tail dynamic comparator (DTDC) using the control switching technique is presented. The most significant bit (MSB) in the proposed design is produced by only one low-power DTDC in the first stage, and the remaining bits are generated by the flash ADC in the second stage with the help of an auto-control circuit. A control circuit produced reference voltages with respect to the control input and mid-point voltage (Vk). The proposed design and simulations are carried out using 90 nm CMOS technology. The result shows that the peak differential non-linearity (DNL) and integral non-linearity (INL) are +0.60/-0.69 and +0.66/-0.40 LSB, respectively. The signal-to-noise and distortion ratio (SNDR) for an input signal having a frequency of 1.75 MHz is found to be 30.31 dB. The total power consumption of the proposed design is significantly reduced, which is 439.178 mu W for a supply voltage of 1.2 V. The figure of merit (FOM) is about 0.054 pJ/conversion step at 250 MS/s. The present design provides low power consumption and occupies less area compared to the existing works.
引用
收藏
页数:16
相关论文
共 22 条
[11]   A 1.2-GS/s 8-bit Two-Step SAR ADC in 65-nm CMOS With Passive Residue Transfer [J].
Huang, Hai ;
Du, Ling ;
Chiu, Yun .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (06) :1551-1562
[12]   A sub-mW pulse-based 5-bit flash ADC with a time-domain fully-digital reference ladder [J].
Katic, Nikola ;
Cojbasic, Radisav ;
Schmid, Alexandre ;
Leblebici, Yusuf .
MICROELECTRONICS JOURNAL, 2015, 46 (12) :1343-1350
[13]  
Kesav S., 2017, IEEE Int. J. VLSI Des. Commun. Syst, V8, P19, DOI [10.5121/vlsic.2017.8102, DOI 10.5121/VLSIC.2017.8102]
[14]   A 6-b 4.1-GS/s Flash ADC With Time-Domain Latch Interpolation in 90-nm CMOS [J].
Kim, Jong-In ;
Sung, Ba-Ro-Saim ;
Kim, Wan ;
Ryu, Seung-Tak .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (06) :1429-1441
[15]  
Kumar C.M., 2016, Int. J. Sci. Eng. Res, V7, P270
[16]   Ultralow-Voltage High-Speed Flash ADC Design Strategy Based on FoM-Delay Product [J].
Lin, James ;
Mano, Ibuki ;
Miyahara, Masaya ;
Matsuzawa, Akira .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (08) :1518-1527
[17]   Design of Low Power 5-bit Hybrid Flash ADC [J].
Mayur., S. M. ;
Siddharth, R. K. ;
Kumar, Nithin Y. B. ;
Vasantha, M. H. .
2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, :343-348
[18]   A 1.5-GS/s Flash ADC With 57.7-dB SFDR and 6.4-Bit ENOB in 90 nm Digital CMOS [J].
Pernillo, Jorge ;
Flynn, Michael P. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2011, 58 (12) :837-841
[19]  
Razavi B., 2015, IEEE Solid StateCircuits Mag., V7, P12, DOI [10.1109/MSSC.2015.2449714, DOI 10.1109/MSSC.2015.2449714]
[20]   A 2.2 mW 1.75 GS/s 5 Bit Folding Flash ADC in 90 nm Digital CMOS [J].
Verbruggen, Bob ;
Craninckx, Jan ;
Kuijk, Maarten ;
Wambacq, Piet ;
Van der Plas, Geert .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (03) :874-882