FPGA Realization of a Fractional-Order Model of Universal Memory Elements

被引:0
|
作者
Afolabi, Opeyemi-Micheal [1 ]
Adeyemi, Vincent-Ademola [1 ]
Tlelo-Cuautle, Esteban [2 ]
Nunez-Perez, Jose-Cruz [1 ]
机构
[1] IPN CITEDI, Inst Politecn Nacl, Tijuana 22435, Mexico
[2] INAOE, Inst Nacl Astrofis Opt & Elect, Cholula 72840, Mexico
关键词
FOME; FPGA; fractional order; hybrid systems; memory elements; universal memelements; MEMCAPACITOR; MEMRISTORS; CIRCUIT; ARRAYS;
D O I
10.3390/fractalfract8100605
中图分类号
O1 [数学];
学科分类号
0701 ; 070101 ;
摘要
This paper addresses critical gaps in the digital implementations of fractional-order memelement emulators, particularly given the challenges associated with the development of solid-state devices using nanomaterials. Despite the potentials of these devices for industrial applications, the digital implementation of fractional-order models has received limited attention. This research contributes to bridging this knowledge gap by presenting the FPGA realization of the memelements based on a universal voltage-controlled circuit topology. The digital emulators successfully exhibit the pinched hysteresis behaviors of memristors, memcapacitors, and meminductors, showing the retention of historical states of their constitutive electronic variables. Additionally, we analyze the impact of the fractional-order parameters and excitation frequencies on the behaviors of the memelements. The design methodology involves using Xilinx System Generator for DSP blocks to lay out the architectures of the emulators, with synthesis and gate-level implementation performed on the Xilinx Artix-7 AC701 Evaluation kit, where resource utilization on hardware accounts for about 1% of available hardware resources. Further hardware analysis shows successful timing validation and low power consumption across all designs, with an average on-chip power of 0.23 Watts and average worst negative slack of 0.6 ns against a 5 ns constraint. We validate these results with Matlab 2020b simulations, which aligns with the hardware models.
引用
收藏
页数:19
相关论文
共 50 条
  • [1] Synchronization and FPGA realization of fractional-order Izhikevich neuron model
    Tolba, Mohammed F.
    Elsafty, Abdulaziz H.
    Armanyos, Mina
    Said, Lobna A.
    Madian, Ahmed H.
    Radwan, Ahmed G.
    MICROELECTRONICS JOURNAL, 2019, 89 : 56 - 69
  • [2] Reconfigurable FPGA Realization of Fractional-Order Chaotic Systems
    Mohamed, Sara M.
    Sayed, Wafaa S.
    Said, Lobna A.
    Radwan, Ahmed G.
    IEEE ACCESS, 2021, 9 : 89376 - 89389
  • [3] A Unified FPGA Realization for Fractional-Order Integrator and Differentiator
    Monir, Mohamed S.
    Sayed, Wafaa S.
    Madian, Ahmed H.
    Radwan, Ahmed G.
    Said, Lobna A.
    ELECTRONICS, 2022, 11 (13)
  • [4] Oscillators Based on Fractional-Order Memory Elements
    Petras, Ivo
    FRACTAL AND FRACTIONAL, 2022, 6 (06)
  • [5] Conditions for realization of multiple pinch-off points in generalized fractional-order memory elements
    Oresanya, Babajide Oluwatosin
    Si, Gangquan
    Xu, Xiang
    Gong, Jiahui
    Guo, Zhang
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2023, 51 (11) : 5050 - 5065
  • [6] Synchronization and FPGA realization of complex networks with fractional-order Liu chaotic oscillators
    Soriano-Sanchez, A. G.
    Posadas-Castillo, C.
    Platas-Garza, M. A.
    Arellano-Delgado, A.
    APPLIED MATHEMATICS AND COMPUTATION, 2018, 332 : 250 - 262
  • [7] Enhanced FPGA realization of the fractional-order derivative and application to a variable-order chaotic system
    Mohammed F. Tolba
    Hani Saleh
    Baker Mohammad
    Mahmoud Al-Qutayri
    Ahmed S. Elwakil
    Ahmed G. Radwan
    Nonlinear Dynamics, 2020, 99 : 3143 - 3154
  • [8] Enhanced FPGA realization of the fractional-order derivative and application to a variable-order chaotic system
    Tolba, Mohammed F.
    Saleh, Hani
    Mohammad, Baker
    Al-Qutayri, Mahmoud
    Elwakil, Ahmed S.
    Radwan, Ahmed G.
    NONLINEAR DYNAMICS, 2020, 99 (04) : 3143 - 3154
  • [10] Realization of Fractional Order Elements
    Avishek Adhikary
    Munmun Khanra
    Jayanta Pal
    Karabi Biswas
    INAE Letters, 2017, 2 (2): : 41 - 47