Method to Determine Quantization-Related Parameters of the Digital-to-Time Converter in a Fractional-N Frequency Synthesizer

被引:3
作者
Wang, Xu [1 ,2 ]
Kennedy, Michael Peter [1 ,2 ]
机构
[1] Univ Coll Dublin, Sch Elect & Elect Engn, Dublin 4, Ireland
[2] Univ Coll Dublin, Microelect Circuits Ctr Ireland, Dublin 4, Ireland
基金
爱尔兰科学基金会;
关键词
Jitter; Quantization (signal); Frequency synthesizers; Phase locked loops; Multi-stage noise shaping; Hardware; Dynamic range; Time-frequency analysis; Phase noise; Frequency modulation; Fractional-N; digital-to-time converter (DTC); DTC-quantization-induced (DQI) spurs; input-dithered quantization (IDQ); frequency synthesizer; delta-sigma modulation; quantization error; phase noise; jitter; spurs; ADPLL; PLL; BANG-BANG PLL; REDUCTION TECHNIQUE; DCO;
D O I
10.1109/TCSI.2024.3481904
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital-to-time converters (DTC's) used in fractional- N frequency synthesizers attempt to cancel the accumulated quantization error (QE) introduced by the divider controller with a view to recovering the integer- N phase noise (PN) performance. The resolution of the DTC needs to be sufficiently fine to suppress its own QE below the intrinsic integer- N jitter and, at the same time, sufficiently coarse to limit the DTC's hardware needs. In this manuscript, we propose optimal strategies to determine the effective dynamic range, number of bits, quantization resolution, and unity delay of the DTC to achieve these goals; the additional jitter power introduced by input-dithered quantization methods to eliminate DTC-quantization-induced spurs is also considered. DTCs parameterized following these strategies can come close to realizing the spur-free integer- N PN with minimum hardware. Behavioral simulations confirm our analysis.
引用
收藏
页码:708 / 718
页数:11
相关论文
共 42 条
[11]   A Low-Jitter and Low-Fractional-Spur Ring-DCO-Based Fractional-N Digital PLL Using a DTC's Second-/Third-Order Nonlinearity Cancellation and a Probability-Density-Shaping Δ σ M [J].
Hwang, Chanwoong ;
Park, Hangi ;
Lee, Yongsun ;
Seong, Taeho ;
Choi, Jaehyouk .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (09) :2841-2855
[12]  
Levantino S., 2016, 2016 12 C PHD RES MI, P1
[13]  
Levantino S., 2013, Proceedings of the IEEE 2013 Custom Integrated Circuits Conference, P1, DOI DOI 10.1109/CICC.2013.6658472
[14]   An Adaptive Pre-Distortion Technique to Mitigate the DTC Nonlinearity in Digital PLLs [J].
Levantino, Salvatore ;
Marzin, Giovanni ;
Samori, Carlo .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (08) :1762-1772
[15]   A Wideband Fractional-N PLL With Suppressed Charge-Pump Noise and Automatic Loop Filter Calibration [J].
Levantino, Salvatore ;
Marzin, Giovanni ;
Samori, Carlo ;
Lacaita, Andrea L. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (10) :2419-2429
[16]   Cadmium body burden and pregnancy-induced hypertension0 [J].
Liu, Hongxiu ;
Xia, Wei ;
Xu, Shunqing ;
Zhang, Bin ;
Lu, Bin ;
Huang, Zheng ;
Zhang, Hongling ;
Jiang, Yangqian ;
Liu, Wenyu ;
Peng, Yang ;
Sun, Xiaojie ;
Li, Yuanyuan .
INTERNATIONAL JOURNAL OF HYGIENE AND ENVIRONMENTAL HEALTH, 2018, 221 (02) :246-251
[17]   A 10-bit 563-fs Step Constant-Slope Digital-to-Time Converter in 40-nm CMOS With Nonlinearity Cancellation and Range Extension Techniques [J].
Liu, Yan ;
Gao, Haoyuan ;
Xu, Hao ;
Lu, Ping ;
Yan, Na .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (02) :526-536
[18]   A 2.8-3.8-GHz Low-Spur DTC-Based DPLL With a Class-D DCO in 65-nm CMOS [J].
Mahmoud, Ahmed ;
Andreani, Pietro ;
Pepe, Federico .
IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (11) :1010-1012
[19]   Exploiting Stochastic Resonance to Enhance the Performance of Digital Bang-Bang PLLs [J].
Marucci, Giovanni ;
Levantino, Salvatore ;
Maffezzoni, Paolo ;
Samori, Carlo .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (10) :632-636
[20]   Folded Noise Prediction in Nonlinear Fractional-N Frequency Synthesizers [J].
Mazzaro, Valerio ;
Kennedy, Michael Peter .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2021, 68 (10) :4038-4048