Mixed-Level Emulation of Asynchronous Circuits on Synchronous FPGAs

被引:0
作者
Dashkin, Ruslan [1 ]
Manohar, Rajit [1 ]
机构
[1] Yale Univ, Comp Syst Lab, New Haven, CT 06520 USA
关键词
Field programmable gate arrays; Cogeneration; Logic gates; Emulation; Hardware; Protocols; Logic; Integrated circuit modeling; Syntactics; Synchronization; Asynchronous VLSI; FPGA; prototyping;
D O I
10.1109/TCAD.2024.3479077
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Delivering an FPGA-based emulation model to the software and hardware development teams is one of the crucial steps in the chip design process. The parallelism available on the FPGA gives a performance boost necessary to speed up development and verification processes and benefits both hardware and software engineers. However, this step is challenging in the asynchronous circuits design flow due to the limitations of the commercially available FPGA platforms and electronic design automation (EDA) tools. We present a comprehensive solution to the problem of asynchronous design emulation on synchronous FPGAs by extending prior work for emulating gate-level asynchronous designs (Hoare, 1978). Our framework supports asynchronous designs described at the behavioral level in the communicating hardware processes language, the gate level, and hybrid designs that combine the two. We also support designs where parts of the system use natively synchronous logic. We show that our model for behavioral emulation is up to $3\times 10<^>{5}$ faster than CPU-based simulation and up to $1.96\times $ faster than the gate-level emulation model of the same design. We evaluate our toolchain using three real-world asynchronous design examples. We present a case study where we use our flow to emulate an asynchronous CPU on the synchronous FPGA and use this hardware to boot a real-time operating system, Zephyr RTOS. In this example, FPGA I/O interfaces use synchronous Verilog IP, and the RISC-V core model is generated from the asynchronous design.
引用
收藏
页码:1516 / 1528
页数:13
相关论文
empty
未找到相关数据