Hardware Design and Verification with Large Language Models: A Scoping Review, Challenges, and Open Issues

被引:0
作者
Abdollahi, Meisam [1 ]
Yeganli, Seyedeh Faegheh [2 ]
Baharloo, Mohammad [3 ]
Baniasadi, Amirali [1 ]
机构
[1] Univ Victoria, Elect & Comp Engn Dept, Victoria, BC V8P 5C2, Canada
[2] Simon Fraser Univ, Sch Engn Sci, Burnaby, BC V5A 1S6, Canada
[3] Univ Victoria, Dept Comp Sci, Victoria, BC V8P 5C2, Canada
来源
ELECTRONICS | 2025年 / 14卷 / 01期
关键词
large language model; hardware design; hardware verification; hardware accelerator; debugging; hardware security; hardware/software codesign; ARTIFICIAL-INTELLIGENCE; POWER; OPTIMIZATION; METHODOLOGY; REDUCTION; SYSTEMS; FSMS; NETS;
D O I
10.3390/electronics14010120
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Background: Large Language Models (LLMs) are emerging as promising tools in hardware design and verification, with recent advancements suggesting they could fundamentally reshape conventional practices. Objective: This study examines the significance of LLMs in shaping the future of hardware design and verification. It offers an extensive literature review, addresses key challenges, and highlights open research questions in this field. Design: in this scoping review, we survey over 360 papers most of the published between 2022 and 2024, including 71 directly relevant ones to the topic, to evaluate the current role of LLMs in advancing automation, optimization, and innovation in hardware design and verification workflows. Results: Our review highlights LLM applications across synthesis, simulation, and formal verification, emphasizing their potential to streamline development processes while upholding high standards of accuracy and performance. We identify critical challenges, such as scalability, model interpretability, and the alignment of LLMs with domain-specific languages and methodologies. Furthermore, we discuss open issues, including the necessity for tailored model fine-tuning, integration with existing Electronic Design Automation (EDA) tools, and effective handling of complex data structures typical of hardware projects. Conclusions: this survey not only consolidates existing knowledge but also outlines prospective research directions, underscoring the transformative role LLMs could play in the future of hardware design and verification.
引用
收藏
页数:74
相关论文
共 367 条
  • [1] Abdollahi M., 2012, 2012 15th Euromicro Conference on Digital System Design (DSD 2012), P296, DOI 10.1109/DSD.2012.94
  • [2] Abdollahi M., 2024, P 2024 17 IEEE ACM I, P1
  • [3] Abdollahi M., 2023, P 2023 10 INT C WIR, P1
  • [4] IODnet: Indoor/Outdoor Telecommunication Signal Detection through Deep Neural Network
    Abdollahi, Meisam
    Mashhadi, Sepideh
    Sabzalizadeh, Ramin
    Mirzaei, Alireza
    Elahi, Mohammad
    Baharloo, Mohammad
    Baniasadi, Amirali
    [J]. 2023 IEEE 16TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANY-CORE SYSTEMS-ON-CHIP, MCSOC, 2023, : 134 - 141
  • [5] RAP-NoC: Reliability Assessment of Photonic Network-on-Chips, A simulator
    Abdollahi, Meisam
    Baharloo, Mohammad
    Shokouhinia, Fateme
    Ebrahimi, Masoumeh
    [J]. PROCEEDINGS OF THE 8TH ACM INTERNATIONAL CONFERENCE ON NANOSCALE COMPUTING AND COMMUNICATION (ACM NANOCOM 2021), 2021,
  • [6] THAMON: Thermal-aware High-performance Application Mapping onto Opto-electrical network-on-chip
    Abdollahi, Meisam
    Firouzabadi, Yasaman
    Dehghani, Fatemeh
    Mohammadi, Siamak
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2021, 121
  • [7] Vulnerability assessment of fault-tolerant optical network-on-chips
    Abdollahi, Meisam
    Mohammadi, Siamak
    [J]. JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2020, 145 : 140 - 159
  • [8] Abdollahi M, 2016, EUROMICRO WORKSHOP P, P427, DOI 10.1109/PDP.2016.126
  • [9] Aboudeif R.A.H., 2024, Masters Thesis
  • [10] Shared Cache Based on Content Addressable Memory in a Multi-Core Architecture
    Abumwais, Allam
    Obaid, Mahmoud
    [J]. CMC-COMPUTERS MATERIALS & CONTINUA, 2023, 74 (03): : 4951 - 4963