An Energy-Efficient Low-Voltage SRAM-based Charge Recovery Logic Near-Memory-Computing Macro for Edge Computing

被引:0
|
作者
Shen, Zixuan [1 ]
Huang, Lei [1 ]
Zhao, Yuansheng [1 ]
Yang, Keyi [2 ]
Wang, Jipeng [1 ]
Liu, Bingqiang [1 ]
Dong, Boyi [3 ]
Wei, Zhengzhe [3 ]
Zheng, Yuanjin [3 ]
Wang, Chao [1 ]
机构
[1] Huazhong Univ Sci & Technol, Sch Opt & Elect Informat, Wuhan, Peoples R China
[2] Huazhong Univ Sci & Technol, Sch Integrated Circuits, Wuhan, Peoples R China
[3] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore, Singapore
来源
2024 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY, ICICDT 2024 | 2024年
基金
中国国家自然科学基金;
关键词
near memory computing; charge recovery logic; subthreshold operation; near-threshold operation; SRAM;
D O I
10.1109/ICICDT63592.2024.10717694
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, an energy-efficient low-voltage 7T SRAM-based charge recovery logic NMC macro is proposed. Firstly, a weight-stationary NMC macro architecture in dual clock and voltage domains is proposed to save memory energy consumption at near-threshold regime, without sacrificing computing throughput. Secondly, the charge recovery logic at subthreshold regime is also employed to reduce NMC logic energy consumption, while maintaining the computing speed. Simulation results show that the energy efficiency of the proposed 4Kb 7T-SRAM based CRL NMC macro design is around 3.71 TOPS/W, i.e., 6.49x improvement against the baseline design, when accelerating convolutional operations by 1.8 GOPS at 100 MHz with SRAM operating under 0.6 V and CRL computing under 0.4 V.
引用
收藏
页数:4
相关论文
共 23 条
  • [21] A 55nm 1-to-8 bit Configurable 6T SRAM based Computing-in-Memory Unit-Macro for CNN-based AI Edge Processors
    Zhang, Zhixiao
    Chen, Jia-Jing
    Si, Xin
    Tu, Yung-Ning
    Su, Jian-Wei
    Huang, Wei-Hsing
    Wang, Jing-Hong
    Wei, Wei-Chen
    Chiu, Yen-Cheng
    Hong, Je-Min
    Sheu, Shyh-Shyuan
    Li, Sih-Han
    Liu, Ren-Shuo
    Hsieh, Chih-Cheng
    Tang, Kea-Tiong
    Chang, Meng-Fan
    2019 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2019, : 217 - 218
  • [22] An 8b-Precison 16-Kb FDSOI 8T SRAM CIM macro based on time-domain for energy-efficient edge AI devices
    Zhou, Yongliang
    Wei, Yiming
    Xiong, Tianzhu
    Zhou, Zixuan
    Yang, Zhen
    Lin, Xiao
    Hu, Wei
    Wu, Xiulong
    Peng, Chunyu
    MICROELECTRONICS JOURNAL, 2024, 151
  • [23] Negative capacitance FET based dual-split control 6T-SRAM cell design for energy efficient and robust computing-in memory architectures
    Venu, Birudu
    Kadiyam, Tirumalarao
    Penumalli, Koteswararao
    Yellampalli, Sivasankar
    Vaddi, Ramesh
    MICROELECTRONIC ENGINEERING, 2024, 288