The Effect of BEOL Design Factors on the Thermal Reliability of Flip-Chip Chip-Scale Packaging

被引:0
作者
Li, Dejian [1 ,2 ]
Li, Bofu [1 ]
Han, Shunfeng [1 ]
Li, Dameng [1 ]
Yang, Baobin [1 ]
Gong, Baoliang [1 ]
Zhang, Zhangzhang [1 ]
Yu, Chang [3 ]
Chen, Pei [4 ]
机构
[1] Beijing Smart Chip Microelect Technol Co Ltd, Beijing 100089, Peoples R China
[2] Tsinghua Univ, Sch Integrated Circuits, Beijing 100084, Peoples R China
[3] Beijing Univ Technol, Coll Mech & Energy Engn, Beijing 100124, Peoples R China
[4] Beijing Univ Technol, Sch Math Stat & Mech, Beijing 100124, Peoples R China
关键词
chip package interaction; back-end-of-line reliability; flip-chip chip-scale packaging; low-k cracking; thermal stress; MECHANICAL INTEGRITY; NANO-INTERCONNECTS; BACK-END;
D O I
10.3390/mi16020121
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
With the development of high-density integrated chips, low-k dielectric materials are used in the back end of line (BEOL) to reduce signal delay. However, due to the application of fine-pitch packages with high-hardness copper pillars, BEOL is susceptible to chip package interaction (CPI), which leads to reliability issues such as the delamination of interlayer dielectric (ILD) layers. In order to improve package reliability, the effect of CPI at multi-scale needs to be explored in terms of package integration. In this paper, the stress of BEOL in the flip-chip chip-scale packaging (FCCSP) model during thermal cycling is investigated by using the finite-element-based sub-model approach. A three-dimensional (3D) multi-level finite element model is established based on the FCCSP. The wiring layers were treated by the equivalent homogenization method to ensure high prediction accuracy. The stress distribution of the BEOL around the critical bump was analyzed. The cracking risk of the interface layer of the BEOL was assessed by pre-cracking at a dangerous location. In addition, the effects of the epoxy molding compound (EMC) thickness, polyimide (PI) opening, and coefficient of thermal expansion (CTE) of the underfill on cracking were investigated. The simulation results show that the first principal stress of BEOL is higher at high-temperature moments than at low-temperature moments, and mainly concentrated near the PI opening. Compared with the oxide layer, the low-k layer has a higher risk of cracking. A smaller EMC thickness, lower CTE of the underfill, and larger PI opening help to reduce the risk of cracking in the BEOL.
引用
收藏
页数:14
相关论文
共 29 条
  • [1] An RDL UBM Structural Design for Solving Ultralow-K Delamination Problem of Cu Pillar Bump Flip Chip BGA Packaging
    Chen, K. M.
    Wu, C. Y.
    Wang, C. H.
    Cheng, H. C.
    Huang, N. C.
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2014, 43 (11) : 4229 - 4240
  • [2] Effect of Wiring Density and Pillar Structure on Chip Packaging Interaction for Mixed-Signal Cu Low k Chips
    Chu, Weishen
    Jiang, Tengfei
    Ho, Paul S.
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2021, 21 (03) : 290 - 296
  • [3] Effects of Wiring Density and Pillar Structure on Chip Package Interaction for Advanced Cu Low-k Chips
    Chu, Weishen
    Spinella, Laura
    Shirley, Dwayne R.
    Ho, Paul S.
    [J]. 2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
  • [4] Flip-Chip Chip Scale Package (FCCSP) Process Characterization and Reliability of Coreless Thin Package with 7nm Si Technology
    De Mesa, Eduardo
    Wagner, Thomas
    Keser, Beth
    Proschwitz, Jan
    Waidhas, Bernd
    [J]. IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 266 - 270
  • [5] Chip package interaction for 65nm CMOS technology with C4 interconnections
    Farooq, Mukta
    Melville, Ian
    Muzzy, Christopher
    McLaughlin, Paul V.
    Hannon, Robert
    Sauter, Wolfgang
    Muncy, Jennifer
    Questad, David
    Carey, Charles
    Cullinan-Scholl, Mary
    McGahay, Vincent
    Angyal, Matthew
    Nye, Henry
    Lane, Michael
    Liu, Xiao Hu
    Shaw, Thomas
    Murray, Conal
    [J]. PROCEEDINGS OF THE IEEE 2007 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2007, : 196 - +
  • [6] Fu L., 2017, Int. Symp. Microelectron, V2017, P000331, DOI [10.4071/isom-2017-WP12054, DOI 10.4071/ISOM-2017-WP12054]
  • [7] Fu L., 2019, Int. Symp. Microelectron, V2019, DOI [10.4071/2380-4505-2019.1.000176, DOI 10.4071/2380-4505-2019.1.000176]
  • [8] Chip Package Interaction (CPI) Reliability of Low-k/ULK Interconnect with Lead Free Technology
    Fu, Lei
    Su, Michael
    Anand, Ashok
    Goh, Edwin
    Kuechenmeister, Frank
    [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1613 - 1617
  • [9] Cohesive fracture measurement technique for free-hanging thin films using highly stressed superlayer
    Ginga, Nicholas J.
    Sitaraman, Suresh K.
    [J]. THIN SOLID FILMS, 2022, 757
  • [10] Interface engineering for high interfacial strength between SiCOH and porous SiCOH interconnect dielectrics and diffusion caps
    Grill, A.
    Edelstein, D.
    Lane, M.
    Patel, V.
    Gates, S.
    Restaino, D.
    Molis, S.
    [J]. JOURNAL OF APPLIED PHYSICS, 2008, 103 (05)