共 29 条
- [3] Effects of Wiring Density and Pillar Structure on Chip Package Interaction for Advanced Cu Low-k Chips [J]. 2020 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2020,
- [4] Flip-Chip Chip Scale Package (FCCSP) Process Characterization and Reliability of Coreless Thin Package with 7nm Si Technology [J]. IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 266 - 270
- [5] Chip package interaction for 65nm CMOS technology with C4 interconnections [J]. PROCEEDINGS OF THE IEEE 2007 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2007, : 196 - +
- [6] Fu L., 2017, Int. Symp. Microelectron, V2017, P000331, DOI [10.4071/isom-2017-WP12054, DOI 10.4071/ISOM-2017-WP12054]
- [7] Fu L., 2019, Int. Symp. Microelectron, V2019, DOI [10.4071/2380-4505-2019.1.000176, DOI 10.4071/2380-4505-2019.1.000176]
- [8] Chip Package Interaction (CPI) Reliability of Low-k/ULK Interconnect with Lead Free Technology [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1613 - 1617