In-Memory Computing Architecture for Efficient Hardware Security

被引:0
|
作者
Ajmi, Hala [1 ]
Zayer, Fakhreddine [2 ]
Belgacem, Hamdi [1 ]
机构
[1] Univ Monastir, Fac Sci Monastir, Elect & Microelect Lab, Monastir, Tunisia
[2] Khalifa Univ Sci & Technol, Khalifa Univ, Abu Dhabi, U Arab Emirates
来源
2024 IEEE 7TH INTERNATIONAL CONFERENCE ON ADVANCED TECHNOLOGIES, SIGNAL AND IMAGE PROCESSING, ATSIP 2024 | 2024年
关键词
AES cipher; memristive architecture; Hardware security; in-memory computing; FPGA implementation;
D O I
10.1109/ATSIP62566.2024.10638850
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper presents an innovative approach utilizing in-memory computing (IMC) for the development and integration of AES (Advanced Encryption Standard) cipher technique. Our research aims to enhance cybersecurity measures for a wide range of applications for IoT, such as robotic self-driving and several uses contexts. Memristor (MR) design optimized for in-memory processing is introduced. Our work highlights the development of a 4-bit state memristor device tailored for various range of arithmetic functions in a hardware prototype of AES system. Additionally, we propose a pipeline AES design aimed at harnessing extensive parallelism and ensuring compatibility with MR devices. This approach enhances hardware performance by by managing larger data amounts, accelerating computational, and achieving greater precision demands. Compared to traditional AES hardware, AES-IMC demonstrates an approximate 30 % improvement in power with a comparable throughput rate. Compared with the latest AES-based NVM engines, AES-IMC achieves an impressive 62 % improvement in throughput at similar power dissipation levels. The IMC-developed design will protect against unintentional incidents involving unmanned devices, reducing the risks associated with hostile assaults such as hijacking and illegal control of robots. This helps to reduce the possible economic and financial losses caused by incidents.
引用
收藏
页码:71 / 76
页数:6
相关论文
共 50 条
  • [1] In-Memory Computing Architecture for Efficient Hardware Security
    Ajmi, Hala
    Zayer, Fakhreddine
    Belgacem, Hamdi
    arXiv,
  • [2] Efficient and lightweight in-memory computing architecture for hardware security
    Ajmi, Hala
    Zayer, Fakhreddine
    Fredj, Amira Hadj
    Belgacem, Hamdi
    Mohammad, Baker
    Werghi, Naoufel
    Dias, Jorge
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2024, 190
  • [3] IMCE: An In-Memory Computing and Encrypting Hardware Architecture for Robust Edge Security
    Shao, Hanyong
    Fu, Boyi
    Yang, Jinghao
    Li, Wenpu
    Su, Chang
    Fu, Zhiyuan
    Tango, Kechao
    Huang, Ru
    2024 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2024,
  • [4] Efficient in-memory computing architecture based on crossbar arrays
    Chen, Bing
    Cai, Fuxi
    Zhou, Jiantao
    Ma, Wen
    Sheridan, Patrick
    Lu, Wei D.
    2015 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2015,
  • [5] An Efficient In-Memory Computing Architecture for Image Enhancement in AI Applications
    Bettayeb, Meriem
    Zayer, Fakhreddine
    Abunahla, Heba
    Gianini, Gabriele
    Mohammad, Baker
    IEEE ACCESS, 2022, 10 : 48229 - 48241
  • [6] The rise of memtransistors for neuromorphic hardware and In-memory computing
    Bae, Jihong
    Won, Jongbum
    Shim, Wooyoung
    NANO ENERGY, 2024, 126
  • [7] An In-Memory Power Efficient Computing Architecture with Emerging VGSOT MRAM Device
    Sarkar, Md Rubel
    Chowdhury, Shirazush Salekin
    Walling, Jeffrey Sean
    Yi, Cindy Yang
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [8] Efficient Hardware Acceleration of Mean Squared Error Calculation Through In-Memory Computing
    Mahdavi, Mojtaba
    2024 IEEE INTERNATIONAL CONFERENCE ON OMNI-LAYER INTELLIGENT SYSTEMS, COINS 2024, 2024, : 162 - 167
  • [9] An In-Memory Computing Architecture Utilizing Energy-Efficient VGSOT MRAM Device
    Sarkar, Md Rubel
    Yi, Cindy Yang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (07) : 3258 - 3262
  • [10] Configuration through Optimization for In-Memory Computing Hardware and Simulators
    Li, Ke-Han
    Hsu, Chih-Fan
    Lin, Yu-Sheng
    Chien, Shao-Yi
    Chen, Wei-Chao
    2022 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2022, : 79 - 84