Multi-Level Sum of Product (SOP) Network Power Optimization Based on Switching Graph

被引:0
|
作者
Kubica, Marcin [1 ]
Kania, Dariusz [1 ]
机构
[1] Silesian Tech Univ, Dept Digital Syst, Ul Akad 2A, PL-44100 Gliwice, Poland
关键词
low-power synthesis; SOP; switching activity; technology mapping; IMPROVING CHARACTERISTICS; LDPC DECODER; ALGORITHM; ARCHITECTURE; ASSIGNMENT; REDUCTION; CIRCUITS; DESIGN;
D O I
10.3390/electronics13204011
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The article presents the methodology of optimization of technology mapping of a multi-output function implemented in the form of sum of product (SOP) networks. The optimization is based on the concept of reducing the switching activity of combinational circuits. The aim of reducing network switching is to limit the consumption of dynamic power. Since dynamic power is one of the components of the total power consumed by digital systems, this leads to an optimization focused on the energy efficiency of digital systems. The basis of the proposed method is the technology mapping using a modified output graph describing the result of minimizing the multi-output function. The modified output graph, in terms of parameters associated with dynamic power, is defined as a switching graph. It was assumed that the key parameter associated with dynamic power is the switching activity of individual nodes of the logic network. The article presents elements of switching graph optimization which lead to the improvement of parameters associated with the dynamic power of the circuit. The essence of the proposed optimization methods is the appropriate movement of products and connections occurring in the logic network. Reducing the number of logic network vertices is also extremely important. The effectiveness of the proposed method was confirmed by the results of experiments performed on selected benchmarks. A significant reduction in the total value of switching activity was obtained for the optimized structures.
引用
收藏
页数:15
相关论文
共 50 条
  • [21] A New Multi-Level Switching Amplifier Architecture with Improved Power Efficiency
    Doutreloigne, Jan
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2015, VOL I, 2015, : 7 - 11
  • [22] Topic-Enhanced Multi-level Graph Neural Network for Session-Based Recommendation
    Tang G.
    Zhu X.
    Moshi Shibie yu Rengong Zhineng/Pattern Recognition and Artificial Intelligence, 2023, 36 (02): : 174 - 186
  • [23] Power and Frequency Controllable Multi-Level MHz Inverter with Soft Switching
    Tebianian, Hamed
    Quaicoe, John
    Jeyasurya, Benjamin
    2017 THIRTY SECOND ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION (APEC), 2017, : 2576 - 2581
  • [24] Multi-level category-aware graph neural network for session-based recommendation
    Zhang, Zhu
    Yang, Bo
    Xu, Hao
    Hu, Wang
    EXPERT SYSTEMS WITH APPLICATIONS, 2024, 242
  • [25] ACE: Ant Colony Based Multi-Level Network Embedding for Hierarchical Graph Representation Learning
    Lv, Jianming
    Zhong, Jiajie
    Liang, Jintao
    Yang, Zhenguo
    IEEE ACCESS, 2019, 7 : 73970 - 73982
  • [26] Multi-level and cross-domain search engine based on graph convolutional neural network
    Li, Qiang
    Zhuang, Li
    Wang, Qiulin
    Zhang, Xiaodong
    Chen, Jianghai
    INTERNATIONAL JOURNAL OF LOW-CARBON TECHNOLOGIES, 2024, 19 : 1215 - 1221
  • [27] GRAPHULY: GRAPH U-Nets-Based Multi-Level Graph LaYout
    Yan, Kai
    Zhao, Tiejun
    Yang, Muyun
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2022, E105D (12) : 2135 - 2138
  • [28] Multi-level graph contrastive learning
    Shao, Pengpeng
    Tao, Jianhua
    NEUROCOMPUTING, 2024, 570
  • [29] Multi-level graph layout on the GPU
    Frishman, Yaniv
    Tal, Ayellet
    IEEE TRANSACTIONS ON VISUALIZATION AND COMPUTER GRAPHICS, 2007, 13 (06) : 1310 - 1317
  • [30] Optimization model and algorithm for design of multi-level distribution network
    Qin, Jin
    Shi, Feng
    Wuhan Ligong Daxue Xuebao (Jiaotong Kexue Yu Gongcheng Ban)/Journal of Wuhan University of Technology (Transportation Science and Engineering), 2007, 31 (05): : 819 - 822