Multi-Level Sum of Product (SOP) Network Power Optimization Based on Switching Graph

被引:0
|
作者
Kubica, Marcin [1 ]
Kania, Dariusz [1 ]
机构
[1] Silesian Tech Univ, Dept Digital Syst, Ul Akad 2A, PL-44100 Gliwice, Poland
关键词
low-power synthesis; SOP; switching activity; technology mapping; IMPROVING CHARACTERISTICS; LDPC DECODER; ALGORITHM; ARCHITECTURE; ASSIGNMENT; REDUCTION; CIRCUITS; DESIGN;
D O I
10.3390/electronics13204011
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The article presents the methodology of optimization of technology mapping of a multi-output function implemented in the form of sum of product (SOP) networks. The optimization is based on the concept of reducing the switching activity of combinational circuits. The aim of reducing network switching is to limit the consumption of dynamic power. Since dynamic power is one of the components of the total power consumed by digital systems, this leads to an optimization focused on the energy efficiency of digital systems. The basis of the proposed method is the technology mapping using a modified output graph describing the result of minimizing the multi-output function. The modified output graph, in terms of parameters associated with dynamic power, is defined as a switching graph. It was assumed that the key parameter associated with dynamic power is the switching activity of individual nodes of the logic network. The article presents elements of switching graph optimization which lead to the improvement of parameters associated with the dynamic power of the circuit. The essence of the proposed optimization methods is the appropriate movement of products and connections occurring in the logic network. Reducing the number of logic network vertices is also extremely important. The effectiveness of the proposed method was confirmed by the results of experiments performed on selected benchmarks. A significant reduction in the total value of switching activity was obtained for the optimized structures.
引用
收藏
页数:15
相关论文
共 50 条
  • [1] Multi-level network optimization for low power
    Iman, Sasan, 1600, IEEE, Piscataway, NJ, United States
  • [2] Cascade Graph Convolution Network Based on Multi-level Graph Structures in Heterogeneous Graph
    Song, Ling-Yun
    Liu, Zhi-Zhen
    Zhang, Yang
    Li, Zhan-Huai
    Shang, Xue-Qun
    Ruan Jian Xue Bao/Journal of Software, 2024, 35 (11): : 5179 - 5195
  • [3] Multi-level disentanglement graph neural network
    Wu, Lirong
    Lin, Haitao
    Xia, Jun
    Tan, Cheng
    Li, Stan Z.
    NEURAL COMPUTING & APPLICATIONS, 2022, 34 (11): : 9087 - 9101
  • [4] Multi-level disentanglement graph neural network
    Lirong Wu
    Haitao Lin
    Jun Xia
    Cheng Tan
    Stan Z. Li
    Neural Computing and Applications, 2022, 34 : 9087 - 9101
  • [5] Network reconfiguration and multi-level reactive power coordination optimization in active distribution network
    Ye X.
    He K.
    Liu K.
    Dianli Xitong Baohu yu Kongzhi/Power System Protection and Control, 2019, 47 (13): : 115 - 123
  • [6] An effective multi-level algorithm based on ant colony optimization for bisecting graph
    Leng, Ming
    Yu, Songnian
    ADVANCES IN KNOWLEDGE DISCOVERY AND DATA MINING, PROCEEDINGS, 2007, 4426 : 138 - +
  • [7] A new multi-level algorithm based on particle swarm optimization for bisecting graph
    Sun, Lingyu
    Leng, Ming
    Yu, Songnian
    ADVANCED DATA MINING AND APPLICATIONS, PROCEEDINGS, 2007, 4632 : 69 - +
  • [8] Algorithms for a multi-level network optimization problem
    Cruz, FRB
    Smith, JM
    Mateus, GR
    EUROPEAN JOURNAL OF OPERATIONAL RESEARCH, 1999, 118 (01) : 164 - 180
  • [9] Estimation of Light Field Depth Based on Multi-Level Network Optimization
    Xiang Sen
    Huang Nanting
    Deng Huiping
    Wu Jin
    LASER & OPTOELECTRONICS PROGRESS, 2022, 59 (10)
  • [10] Improving quality of graph partitioning using multi-level optimization
    Pastukhov, R. K.
    Korshunov, A. V.
    Turdakov, D. Yu.
    Kuznetsov, S. D.
    PROGRAMMING AND COMPUTER SOFTWARE, 2015, 41 (05) : 302 - 306