Real-Time Decoder Architecture for LDPC-CPM

被引:0
作者
Perrins, Erik [1 ]
机构
[1] Univ Kansas, Dept Elect Engn & Comp Sci, Lawrence, KS 66049 USA
关键词
continuous phase modulation (CPM); low-density parity check (LDPC) code; channel coding; concatenated coding; iterative methods; DESIGN;
D O I
10.3390/e27030255
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
This paper examines the iterative decoding of low-density parity check (LDPC) codes concatenated with continuous phase modulation (CPM). As relevant case studies, we focus on the family of three CPM waveforms that are embodied in the IRIG-106 aeronautical telemetry standard. Two of these CPMs have recently had LDPC codes designed for them for the first time, and thus the decoding complexity of these new schemes is of interest when considering adoption into the standard. We provide comprehensive numerical results that characterize the performance and iteration statistics of the joint LDPC-CPM decoder. These results identify the most advantageous decoder configurations and also expose a key design challenge, which is that LDPC-CPM decoders must deal with a large "peak to average" ratio in terms of global iterations. We show how a properly designed reference simulation can be used as a design tool to explore the performance of a large range of candidate systems without need for further simulation. We develop a real-time decoder architecture with fixed complexity and show how such a decoder can still achieve a relatively large maximum number of global iterations by introducing a trade-off between decoding latency and maximum global iterations. Our discussion shows that this scheme is generally applicable to LDPC-based schemes. We conclude with a comprehensive design study that demonstrates the accuracy of our methodology and its attractive performance-complexity trade-off.
引用
收藏
页数:27
相关论文
共 50 条
  • [41] An Efficient QC-LDPC Decoder Architecture for 5G-NR Wireless Communication Standards Targeting FPGA
    Mejmaa, Bilal
    Marktani, Malika Alami
    Akharraz, Ismail
    Ahaitouf, Abdelaziz
    COMPUTERS, 2024, 13 (08)
  • [42] A Fully Parallel LDPC Decoder Architecture Using Probabilistic Min-Sum Algorithm for High-Throughput Applications
    Cheng, Chung-Chao
    Yang, Jeng-Da
    Lee, Huang-Chang
    Yang, Chia-Hsiang
    Ueng, Yeong-Luh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (09) : 2738 - 2746
  • [43] Programmable Architecture for Flexi-Mode QC-LDPC Decoder Supporting Wireless LAN/MAN Applications and Beyond
    Bao, Dan
    Xiang, Bo
    Shen, Rui
    Pan, An
    Chen, Yun
    Zeng, Xiao Yang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (01) : 125 - 138
  • [44] An Architecture for Real-Time Arbitrary and Variable Sampling Rate Conversion With Application to the Processing of Harmonic Signals
    Galindo Guarch, Fco. Javier
    Baudrenghien, Philippe
    Moreno Arostegui, Juan Manuel
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (05) : 1653 - 1666
  • [45] A multi-processor NoC-based architecture for real-time image/video enhancement
    Saponara, Sergio
    Fanucci, Luca
    Petri, Esa
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2013, 8 (01) : 111 - 125
  • [46] The software and hardware architecture of the real-time protection of in-vessel components in JET-ILW
    Huber, V.
    Huber, A.
    Kinna, D.
    Matthews, G. F.
    Sergienko, G.
    Balboa, I.
    Brezinsek, S.
    Lomas, P. J.
    Mailloux, J.
    McCullen, P.
    Mertens, Ph.
    Rimini, F. G.
    Silburn, S.
    Valcarcel, D.
    Zastrow, K. -D.
    NUCLEAR FUSION, 2019, 59 (07)
  • [47] Real-Time Control Architecture of a Novel Single-Port lapaRoscopy bimaNual roboT (SPRINT)
    Niccolini, Marta
    Petroni, Gianluigi
    Menciassi, Arianna
    Dario, Paolo
    2012 IEEE INTERNATIONAL CONFERENCE ON ROBOTICS AND AUTOMATION (ICRA), 2012, : 3395 - 3400
  • [48] A Dependency-Free Real-Time UHD Architecture for the Initial Stage of HEVC Motion Estimation
    Chaudhry, Haris
    Raffo, Mario
    Silva-Cardenas, Carlos
    Villegas, Cristopher
    2019 IEEE 10TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2019, : 157 - 160
  • [49] Distributed Real-time Networked Control Architecture for Suppressing Wind Load Deformation of Fourier Telescope
    Cheng, Zhiyuan
    Ma, Caiwen
    2014 SIXTH INTERNATIONAL CONFERENCE ON INTELLIGENT HUMAN-MACHINE SYSTEMS AND CYBERNETICS (IHMSC), VOL 2, 2014, : 364 - 367
  • [50] A Novel Hardware Architecture With Reduced Internal Memory for Real-Time Extraction of SIFT in an HD Video
    Yum, Joohyuk
    Lee, Chul-Hee
    Kim, Jin-Sung
    Lee, Hyuk-Jae
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2016, 26 (10) : 1943 - 1954